ddr.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <fsl_ddr_dimm_params.h>
  11. struct board_specific_parameters {
  12. u32 n_ranks;
  13. u32 datarate_mhz_high;
  14. u32 clk_adjust; /* Range: 0-8 */
  15. u32 cpo; /* Range: 2-31 */
  16. u32 write_data_delay; /* Range: 0-6 */
  17. u32 force_2t;
  18. };
  19. /*
  20. * This table contains all valid speeds we want to override with board
  21. * specific parameters. datarate_mhz_high values need to be in ascending order
  22. * for each n_ranks group.
  23. */
  24. static const struct board_specific_parameters dimm0[] = {
  25. /*
  26. * memory controller 0
  27. * num| hi| clk| cpo|wrdata|2T
  28. * ranks| mhz|adjst| | delay|
  29. */
  30. {1, 549, 5, 31, 3, 0},
  31. {1, 850, 5, 31, 5, 0},
  32. {2, 549, 5, 31, 3, 0},
  33. {2, 850, 5, 31, 5, 0},
  34. {}
  35. };
  36. void fsl_ddr_board_options(memctl_options_t *popts, dimm_params_t *pdimm,
  37. unsigned int ctrl_num)
  38. {
  39. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  40. unsigned long ddr_freq;
  41. unsigned int i;
  42. if (ctrl_num) {
  43. printf("Wrong parameter for controller number %d", ctrl_num);
  44. return;
  45. }
  46. if (!pdimm->n_ranks)
  47. return;
  48. /* set odt_rd_cfg and odt_wr_cfg. */
  49. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  50. popts->cs_local_opts[i].odt_rd_cfg = 0;
  51. popts->cs_local_opts[i].odt_wr_cfg = 1;
  52. }
  53. pbsp = dimm0;
  54. /*
  55. * Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  56. * freqency and n_banks specified in board_specific_parameters table.
  57. */
  58. ddr_freq = get_ddr_freq(0) / 1000000;
  59. while (pbsp->datarate_mhz_high) {
  60. if (pbsp->n_ranks == pdimm->n_ranks) {
  61. if (ddr_freq <= pbsp->datarate_mhz_high) {
  62. popts->clk_adjust = pbsp->clk_adjust;
  63. popts->cpo_override = pbsp->cpo;
  64. popts->write_data_delay =
  65. pbsp->write_data_delay;
  66. popts->twot_en = pbsp->force_2t;
  67. goto found;
  68. }
  69. pbsp_highest = pbsp;
  70. }
  71. pbsp++;
  72. }
  73. if (pbsp_highest) {
  74. printf("Error: board specific timing not found "
  75. "for data rate %lu MT/s!\n"
  76. "Trying to use the highest speed (%u) parameters\n",
  77. ddr_freq, pbsp_highest->datarate_mhz_high);
  78. popts->clk_adjust = pbsp->clk_adjust;
  79. popts->cpo_override = pbsp->cpo;
  80. popts->write_data_delay = pbsp->write_data_delay;
  81. popts->twot_en = pbsp->force_2t;
  82. } else {
  83. panic("DIMM is not supported by this board");
  84. }
  85. found:
  86. popts->half_strength_driver_enable = 1;
  87. /* Per AN4039, enable ZQ calibration. */
  88. popts->zq_en = 1;
  89. /*
  90. * For wake-up on ARP, we need auto self refresh enabled
  91. */
  92. popts->auto_self_refresh_en = 1;
  93. popts->sr_it = 0xb;
  94. }