tlb.c 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091
  1. /*
  2. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. struct fsl_e_tlb_entry tlb_table[] = {
  9. /* TLB 0 - for temp stack in cache */
  10. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  11. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  12. 0, 0, BOOKE_PAGESZ_4K, 0),
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
  14. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  15. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
  18. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
  22. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /* TLB 1 */
  26. /* *I*** - Covers boot page */
  27. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  28. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  29. 0, 0, BOOKE_PAGESZ_4K, 1),
  30. #ifdef CONFIG_SPL_NAND_BOOT
  31. SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 10, BOOKE_PAGESZ_4K, 1),
  34. #endif
  35. /* *I*G* - CCSRBAR */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  37. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  38. 0, 1, BOOKE_PAGESZ_1M, 1),
  39. #ifndef CONFIG_SPL_BUILD
  40. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  41. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  42. 0, 2, BOOKE_PAGESZ_16M, 1),
  43. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000,
  44. CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000,
  45. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  46. 0, 3, BOOKE_PAGESZ_16M, 1),
  47. #ifdef CONFIG_PCI
  48. /* *I*G* - PCI */
  49. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  50. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 4, BOOKE_PAGESZ_1G, 1),
  52. /* *I*G* - PCI I/O */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  54. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 5, BOOKE_PAGESZ_256K, 1),
  56. #endif
  57. #endif
  58. /* *I*G - Board CPLD */
  59. SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
  60. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 6, BOOKE_PAGESZ_256K, 1),
  62. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  63. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  64. 0, 7, BOOKE_PAGESZ_1M, 1),
  65. #if defined(CONFIG_SYS_RAMBOOT) || \
  66. (defined(CONFIG_SPL) && !defined(CONFIG_SPL_COMMON_INIT_DDR))
  67. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  68. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  69. 0, 8, BOOKE_PAGESZ_1G, 1),
  70. #endif
  71. #ifdef CONFIG_SYS_INIT_L2_ADDR
  72. /* *I*G - L2SRAM */
  73. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  74. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  75. 0, 11, BOOKE_PAGESZ_256K, 1)
  76. #endif
  77. };
  78. int num_tlb_entries = ARRAY_SIZE(tlb_table);