mx6sllevk.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131
  1. /*
  2. * Copyright (C) 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <asm/arch/clock.h>
  7. #include <asm/arch/crm_regs.h>
  8. #include <asm/arch/iomux.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/mx6-pins.h>
  11. #include <asm/arch/sys_proto.h>
  12. #include <asm/gpio.h>
  13. #include <asm/imx-common/iomux-v3.h>
  14. #include <asm/imx-common/boot_mode.h>
  15. #include <asm/io.h>
  16. #include <common.h>
  17. #include <linux/sizes.h>
  18. #include <mmc.h>
  19. #include <power/pmic.h>
  20. #include <power/pfuze100_pmic.h>
  21. #include "../common/pfuze.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  24. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  25. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  26. int dram_init(void)
  27. {
  28. gd->ram_size = imx_ddr_size();
  29. return 0;
  30. }
  31. static iomux_v3_cfg_t const uart1_pads[] = {
  32. MX6_PAD_UART1_TXD__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  33. MX6_PAD_UART1_RXD__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  34. };
  35. static iomux_v3_cfg_t const wdog_pads[] = {
  36. MX6_PAD_WDOG_B__WDOG1_B | MUX_PAD_CTRL(NO_PAD_CTRL),
  37. };
  38. static void setup_iomux_uart(void)
  39. {
  40. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  41. }
  42. #ifdef CONFIG_DM_PMIC_PFUZE100
  43. int power_init_board(void)
  44. {
  45. struct udevice *dev;
  46. int ret;
  47. u32 dev_id, rev_id, i;
  48. u32 switch_num = 6;
  49. u32 offset = PFUZE100_SW1CMODE;
  50. ret = pmic_get("pfuze100", &dev);
  51. if (ret == -ENODEV)
  52. return 0;
  53. if (ret != 0)
  54. return ret;
  55. dev_id = pmic_reg_read(dev, PFUZE100_DEVICEID);
  56. rev_id = pmic_reg_read(dev, PFUZE100_REVID);
  57. printf("PMIC: PFUZE100! DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
  58. /* Init mode to APS_PFM */
  59. pmic_reg_write(dev, PFUZE100_SW1ABMODE, APS_PFM);
  60. for (i = 0; i < switch_num - 1; i++)
  61. pmic_reg_write(dev, offset + i * SWITCH_SIZE, APS_PFM);
  62. /* set SW1AB staby volatage 0.975V */
  63. pmic_clrsetbits(dev, PFUZE100_SW1ABSTBY, 0x3f, 0x1b);
  64. /* set SW1AB/VDDARM step ramp up time from 16us to 4us/25mV */
  65. pmic_clrsetbits(dev, PFUZE100_SW1ABCONF, 0xc0, 0x40);
  66. /* set SW1C staby volatage 0.975V */
  67. pmic_clrsetbits(dev, PFUZE100_SW1CSTBY, 0x3f, 0x1b);
  68. /* set SW1C/VDDSOC step ramp up time to from 16us to 4us/25mV */
  69. pmic_clrsetbits(dev, PFUZE100_SW1CCONF, 0xc0, 0x40);
  70. return 0;
  71. }
  72. #endif
  73. int board_early_init_f(void)
  74. {
  75. setup_iomux_uart();
  76. return 0;
  77. }
  78. int board_init(void)
  79. {
  80. /* Address of boot parameters */
  81. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  82. return 0;
  83. }
  84. int board_late_init(void)
  85. {
  86. imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
  87. return 0;
  88. }
  89. int checkboard(void)
  90. {
  91. puts("Board: MX6SLL EVK\n");
  92. return 0;
  93. }
  94. int board_mmc_get_env_dev(int devno)
  95. {
  96. return devno;
  97. }
  98. int mmc_map_to_kernel_blk(int devno)
  99. {
  100. return devno;
  101. }