mx6slevk.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * Copyright (C) 2013 Freescale Semiconductor, Inc.
  3. *
  4. * Author: Fabio Estevam <fabio.estevam@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/iomux.h>
  10. #include <asm/arch/crm_regs.h>
  11. #include <asm/arch/imx-regs.h>
  12. #include <asm/arch/mx6-ddr.h>
  13. #include <asm/arch/mx6-pins.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/gpio.h>
  16. #include <asm/imx-common/iomux-v3.h>
  17. #include <asm/imx-common/mxc_i2c.h>
  18. #include <asm/imx-common/spi.h>
  19. #include <asm/io.h>
  20. #include <linux/sizes.h>
  21. #include <common.h>
  22. #include <fsl_esdhc.h>
  23. #include <i2c.h>
  24. #include <mmc.h>
  25. #include <netdev.h>
  26. #include <power/pmic.h>
  27. #include <power/pfuze100_pmic.h>
  28. #include "../common/pfuze.h"
  29. #include <usb.h>
  30. #include <usb/ehci-ci.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  33. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  34. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define USDHC_PAD_CTRL (PAD_CTL_PUS_22K_UP | \
  36. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  37. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. #define ENET_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  39. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  40. PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  41. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  42. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  43. #define I2C_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  44. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  45. PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  46. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  47. #define OTGID_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  48. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
  49. PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
  50. PAD_CTL_SRE_FAST)
  51. #define ETH_PHY_POWER IMX_GPIO_NR(4, 21)
  52. int dram_init(void)
  53. {
  54. gd->ram_size = imx_ddr_size();
  55. return 0;
  56. }
  57. static iomux_v3_cfg_t const uart1_pads[] = {
  58. MX6_PAD_UART1_TXD__UART1_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  59. MX6_PAD_UART1_RXD__UART1_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  60. };
  61. static iomux_v3_cfg_t const usdhc1_pads[] = {
  62. /* 8 bit SD */
  63. MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  64. MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6_PAD_SD1_DAT0__USDHC1_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. MX6_PAD_SD1_DAT1__USDHC1_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  67. MX6_PAD_SD1_DAT2__USDHC1_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  68. MX6_PAD_SD1_DAT3__USDHC1_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  69. MX6_PAD_SD1_DAT4__USDHC1_DAT4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  70. MX6_PAD_SD1_DAT5__USDHC1_DAT5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  71. MX6_PAD_SD1_DAT6__USDHC1_DAT6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  72. MX6_PAD_SD1_DAT7__USDHC1_DAT7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  73. /*CD pin*/
  74. MX6_PAD_KEY_ROW7__GPIO_4_7 | MUX_PAD_CTRL(NO_PAD_CTRL),
  75. };
  76. static iomux_v3_cfg_t const usdhc2_pads[] = {
  77. MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  78. MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  79. MX6_PAD_SD2_DAT0__USDHC2_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  80. MX6_PAD_SD2_DAT1__USDHC2_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  81. MX6_PAD_SD2_DAT2__USDHC2_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  82. MX6_PAD_SD2_DAT3__USDHC2_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  83. /*CD pin*/
  84. MX6_PAD_SD2_DAT7__GPIO_5_0 | MUX_PAD_CTRL(NO_PAD_CTRL),
  85. };
  86. static iomux_v3_cfg_t const usdhc3_pads[] = {
  87. MX6_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  88. MX6_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  89. MX6_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  90. MX6_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  91. MX6_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  92. MX6_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  93. /*CD pin*/
  94. MX6_PAD_REF_CLK_32K__GPIO_3_22 | MUX_PAD_CTRL(NO_PAD_CTRL),
  95. };
  96. static iomux_v3_cfg_t const fec_pads[] = {
  97. MX6_PAD_FEC_MDC__FEC_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  98. MX6_PAD_FEC_MDIO__FEC_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  99. MX6_PAD_FEC_CRS_DV__FEC_RX_DV | MUX_PAD_CTRL(ENET_PAD_CTRL),
  100. MX6_PAD_FEC_RXD0__FEC_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  101. MX6_PAD_FEC_RXD1__FEC_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  102. MX6_PAD_FEC_TX_EN__FEC_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
  103. MX6_PAD_FEC_TXD0__FEC_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  104. MX6_PAD_FEC_TXD1__FEC_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  105. MX6_PAD_FEC_REF_CLK__FEC_REF_OUT | MUX_PAD_CTRL(ENET_PAD_CTRL),
  106. MX6_PAD_FEC_RX_ER__GPIO_4_19 | MUX_PAD_CTRL(NO_PAD_CTRL),
  107. MX6_PAD_FEC_TX_CLK__GPIO_4_21 | MUX_PAD_CTRL(NO_PAD_CTRL),
  108. };
  109. #ifdef CONFIG_MXC_SPI
  110. static iomux_v3_cfg_t ecspi1_pads[] = {
  111. MX6_PAD_ECSPI1_MISO__ECSPI_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  112. MX6_PAD_ECSPI1_MOSI__ECSPI_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  113. MX6_PAD_ECSPI1_SCLK__ECSPI_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  114. MX6_PAD_ECSPI1_SS0__GPIO4_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
  115. };
  116. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  117. {
  118. return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(4, 11)) : -1;
  119. }
  120. static void setup_spi(void)
  121. {
  122. imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
  123. }
  124. #endif
  125. static void setup_iomux_uart(void)
  126. {
  127. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  128. }
  129. static void setup_iomux_fec(void)
  130. {
  131. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  132. /* Power up LAN8720 PHY */
  133. gpio_direction_output(ETH_PHY_POWER , 1);
  134. udelay(15000);
  135. }
  136. #define USDHC1_CD_GPIO IMX_GPIO_NR(4, 7)
  137. #define USDHC2_CD_GPIO IMX_GPIO_NR(5, 0)
  138. #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 22)
  139. static struct fsl_esdhc_cfg usdhc_cfg[3] = {
  140. {USDHC1_BASE_ADDR},
  141. {USDHC2_BASE_ADDR, 0, 4},
  142. {USDHC3_BASE_ADDR, 0, 4},
  143. };
  144. int board_mmc_get_env_dev(int devno)
  145. {
  146. return devno;
  147. }
  148. int board_mmc_getcd(struct mmc *mmc)
  149. {
  150. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  151. int ret = 0;
  152. switch (cfg->esdhc_base) {
  153. case USDHC1_BASE_ADDR:
  154. ret = !gpio_get_value(USDHC1_CD_GPIO);
  155. break;
  156. case USDHC2_BASE_ADDR:
  157. ret = !gpio_get_value(USDHC2_CD_GPIO);
  158. break;
  159. case USDHC3_BASE_ADDR:
  160. ret = !gpio_get_value(USDHC3_CD_GPIO);
  161. break;
  162. }
  163. return ret;
  164. }
  165. int board_mmc_init(bd_t *bis)
  166. {
  167. #ifndef CONFIG_SPL_BUILD
  168. int i, ret;
  169. /*
  170. * According to the board_mmc_init() the following map is done:
  171. * (U-Boot device node) (Physical Port)
  172. * mmc0 USDHC1
  173. * mmc1 USDHC2
  174. * mmc2 USDHC3
  175. */
  176. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  177. switch (i) {
  178. case 0:
  179. imx_iomux_v3_setup_multiple_pads(
  180. usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  181. gpio_direction_input(USDHC1_CD_GPIO);
  182. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  183. break;
  184. case 1:
  185. imx_iomux_v3_setup_multiple_pads(
  186. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  187. gpio_direction_input(USDHC2_CD_GPIO);
  188. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  189. break;
  190. case 2:
  191. imx_iomux_v3_setup_multiple_pads(
  192. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  193. gpio_direction_input(USDHC3_CD_GPIO);
  194. usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  195. break;
  196. default:
  197. printf("Warning: you configured more USDHC controllers"
  198. "(%d) than supported by the board\n", i + 1);
  199. return -EINVAL;
  200. }
  201. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  202. if (ret) {
  203. printf("Warning: failed to initialize "
  204. "mmc dev %d\n", i);
  205. return ret;
  206. }
  207. }
  208. return 0;
  209. #else
  210. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  211. u32 val;
  212. u32 port;
  213. val = readl(&src_regs->sbmr1);
  214. /* Boot from USDHC */
  215. port = (val >> 11) & 0x3;
  216. switch (port) {
  217. case 0:
  218. imx_iomux_v3_setup_multiple_pads(usdhc1_pads,
  219. ARRAY_SIZE(usdhc1_pads));
  220. gpio_direction_input(USDHC1_CD_GPIO);
  221. usdhc_cfg[0].esdhc_base = USDHC1_BASE_ADDR;
  222. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  223. break;
  224. case 1:
  225. imx_iomux_v3_setup_multiple_pads(usdhc2_pads,
  226. ARRAY_SIZE(usdhc2_pads));
  227. gpio_direction_input(USDHC2_CD_GPIO);
  228. usdhc_cfg[0].esdhc_base = USDHC2_BASE_ADDR;
  229. usdhc_cfg[0].max_bus_width = 4;
  230. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  231. break;
  232. case 2:
  233. imx_iomux_v3_setup_multiple_pads(usdhc3_pads,
  234. ARRAY_SIZE(usdhc3_pads));
  235. gpio_direction_input(USDHC3_CD_GPIO);
  236. usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
  237. usdhc_cfg[0].max_bus_width = 4;
  238. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  239. break;
  240. }
  241. gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
  242. return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
  243. #endif
  244. }
  245. #ifdef CONFIG_SYS_I2C_MXC
  246. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  247. /* I2C1 for PMIC */
  248. struct i2c_pads_info i2c_pad_info1 = {
  249. .sda = {
  250. .i2c_mode = MX6_PAD_I2C1_SDA__I2C1_SDA | PC,
  251. .gpio_mode = MX6_PAD_I2C1_SDA__GPIO_3_13 | PC,
  252. .gp = IMX_GPIO_NR(3, 13),
  253. },
  254. .scl = {
  255. .i2c_mode = MX6_PAD_I2C1_SCL__I2C1_SCL | PC,
  256. .gpio_mode = MX6_PAD_I2C1_SCL__GPIO_3_12 | PC,
  257. .gp = IMX_GPIO_NR(3, 12),
  258. },
  259. };
  260. int power_init_board(void)
  261. {
  262. struct pmic *p;
  263. p = pfuze_common_init(I2C_PMIC);
  264. if (!p)
  265. return -ENODEV;
  266. return pfuze_mode_init(p, APS_PFM);
  267. }
  268. #endif
  269. #ifdef CONFIG_FEC_MXC
  270. int board_eth_init(bd_t *bis)
  271. {
  272. setup_iomux_fec();
  273. return cpu_eth_init(bis);
  274. }
  275. static int setup_fec(void)
  276. {
  277. struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  278. /* clear gpr1[14], gpr1[18:17] to select anatop clock */
  279. clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC_MASK, 0);
  280. return enable_fec_anatop_clock(0, ENET_50MHZ);
  281. }
  282. #endif
  283. #ifdef CONFIG_USB_EHCI_MX6
  284. #define USB_OTHERREGS_OFFSET 0x800
  285. #define UCTRL_PWR_POL (1 << 9)
  286. static iomux_v3_cfg_t const usb_otg_pads[] = {
  287. /* OTG1 */
  288. MX6_PAD_KEY_COL4__USB_USBOTG1_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
  289. MX6_PAD_EPDC_PWRCOM__ANATOP_USBOTG1_ID | MUX_PAD_CTRL(OTGID_PAD_CTRL),
  290. /* OTG2 */
  291. MX6_PAD_KEY_COL5__USB_USBOTG2_PWR | MUX_PAD_CTRL(NO_PAD_CTRL)
  292. };
  293. static void setup_usb(void)
  294. {
  295. imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
  296. ARRAY_SIZE(usb_otg_pads));
  297. }
  298. int board_usb_phy_mode(int port)
  299. {
  300. if (port == 1)
  301. return USB_INIT_HOST;
  302. else
  303. return usb_phy_mode(port);
  304. }
  305. int board_ehci_hcd_init(int port)
  306. {
  307. u32 *usbnc_usb_ctrl;
  308. if (port > 1)
  309. return -EINVAL;
  310. usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
  311. port * 4);
  312. /* Set Power polarity */
  313. setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
  314. return 0;
  315. }
  316. #endif
  317. int board_early_init_f(void)
  318. {
  319. setup_iomux_uart();
  320. #ifdef CONFIG_MXC_SPI
  321. setup_spi();
  322. #endif
  323. return 0;
  324. }
  325. int board_init(void)
  326. {
  327. /* address of boot parameters */
  328. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  329. #ifdef CONFIG_SYS_I2C_MXC
  330. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  331. #endif
  332. #ifdef CONFIG_FEC_MXC
  333. setup_fec();
  334. #endif
  335. #ifdef CONFIG_USB_EHCI_MX6
  336. setup_usb();
  337. #endif
  338. return 0;
  339. }
  340. int checkboard(void)
  341. {
  342. puts("Board: MX6SLEVK\n");
  343. return 0;
  344. }
  345. #ifdef CONFIG_SPL_BUILD
  346. #include <spl.h>
  347. #include <libfdt.h>
  348. const struct mx6sl_iomux_ddr_regs mx6_ddr_ioregs = {
  349. .dram_sdqs0 = 0x00003030,
  350. .dram_sdqs1 = 0x00003030,
  351. .dram_sdqs2 = 0x00003030,
  352. .dram_sdqs3 = 0x00003030,
  353. .dram_dqm0 = 0x00000030,
  354. .dram_dqm1 = 0x00000030,
  355. .dram_dqm2 = 0x00000030,
  356. .dram_dqm3 = 0x00000030,
  357. .dram_cas = 0x00000030,
  358. .dram_ras = 0x00000030,
  359. .dram_sdclk_0 = 0x00000028,
  360. .dram_reset = 0x00000030,
  361. .dram_sdba2 = 0x00000000,
  362. .dram_odt0 = 0x00000008,
  363. .dram_odt1 = 0x00000008,
  364. };
  365. const struct mx6sl_iomux_grp_regs mx6_grp_ioregs = {
  366. .grp_b0ds = 0x00000030,
  367. .grp_b1ds = 0x00000030,
  368. .grp_b2ds = 0x00000030,
  369. .grp_b3ds = 0x00000030,
  370. .grp_addds = 0x00000030,
  371. .grp_ctlds = 0x00000030,
  372. .grp_ddrmode_ctl = 0x00020000,
  373. .grp_ddrpke = 0x00000000,
  374. .grp_ddrmode = 0x00020000,
  375. .grp_ddr_type = 0x00080000,
  376. };
  377. const struct mx6_mmdc_calibration mx6_mmcd_calib = {
  378. .p0_mpdgctrl0 = 0x20000000,
  379. .p0_mpdgctrl1 = 0x00000000,
  380. .p0_mprddlctl = 0x4241444a,
  381. .p0_mpwrdlctl = 0x3030312b,
  382. .mpzqlp2ctl = 0x1b4700c7,
  383. };
  384. static struct mx6_lpddr2_cfg mem_ddr = {
  385. .mem_speed = 800,
  386. .density = 4,
  387. .width = 32,
  388. .banks = 8,
  389. .rowaddr = 14,
  390. .coladdr = 10,
  391. .trcd_lp = 2000,
  392. .trppb_lp = 2000,
  393. .trpab_lp = 2250,
  394. .trasmin = 4200,
  395. };
  396. static void ccgr_init(void)
  397. {
  398. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  399. writel(0xFFFFFFFF, &ccm->CCGR0);
  400. writel(0xFFFFFFFF, &ccm->CCGR1);
  401. writel(0xFFFFFFFF, &ccm->CCGR2);
  402. writel(0xFFFFFFFF, &ccm->CCGR3);
  403. writel(0xFFFFFFFF, &ccm->CCGR4);
  404. writel(0xFFFFFFFF, &ccm->CCGR5);
  405. writel(0xFFFFFFFF, &ccm->CCGR6);
  406. writel(0x00260324, &ccm->cbcmr);
  407. }
  408. static void spl_dram_init(void)
  409. {
  410. struct mx6_ddr_sysinfo sysinfo = {
  411. .dsize = mem_ddr.width / 32,
  412. .cs_density = 20,
  413. .ncs = 2,
  414. .cs1_mirror = 0,
  415. .walat = 0,
  416. .ralat = 2,
  417. .mif3_mode = 3,
  418. .bi_on = 1,
  419. .rtt_wr = 0, /* LPDDR2 does not need rtt_wr rtt_nom */
  420. .rtt_nom = 0,
  421. .sde_to_rst = 0, /* LPDDR2 does not need this field */
  422. .rst_to_cke = 0x10, /* JEDEC value for LPDDR2: 200us */
  423. .ddr_type = DDR_TYPE_LPDDR2,
  424. .refsel = 0, /* Refresh cycles at 64KHz */
  425. .refr = 3, /* 4 refresh commands per refresh cycle */
  426. };
  427. mx6sl_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  428. mx6_dram_cfg(&sysinfo, &mx6_mmcd_calib, &mem_ddr);
  429. }
  430. void board_init_f(ulong dummy)
  431. {
  432. /* setup AIPS and disable watchdog */
  433. arch_cpu_init();
  434. ccgr_init();
  435. /* iomux and setup of i2c */
  436. board_early_init_f();
  437. /* setup GP timer */
  438. timer_init();
  439. /* UART clocks enabled and gd valid - init serial console */
  440. preloader_console_init();
  441. /* DDR initialization */
  442. spl_dram_init();
  443. /* Clear the BSS. */
  444. memset(__bss_start, 0, __bss_end - __bss_start);
  445. /* load/boot image from boot device */
  446. board_init_r(NULL, 0);
  447. }
  448. #endif