mx6qarm2.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/imx-regs.h>
  9. #include <asm/arch/mx6-pins.h>
  10. #include <asm/arch/clock.h>
  11. #include <linux/errno.h>
  12. #include <asm/gpio.h>
  13. #include <asm/imx-common/iomux-v3.h>
  14. #include <mmc.h>
  15. #include <fsl_esdhc.h>
  16. #include <miiphy.h>
  17. #include <netdev.h>
  18. #include <usb.h>
  19. DECLARE_GLOBAL_DATA_PTR;
  20. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  21. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  22. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  23. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  24. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  25. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  26. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  27. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  28. int dram_init(void)
  29. {
  30. #if defined(CONFIG_MX6DL) && !defined(CONFIG_MX6DL_LPDDR2) && \
  31. defined(CONFIG_DDR_32BIT)
  32. gd->ram_size = ((phys_size_t)CONFIG_DDR_MB * 1024 * 1024) / 2;
  33. #else
  34. gd->ram_size = (phys_size_t)CONFIG_DDR_MB * 1024 * 1024;
  35. #endif
  36. return 0;
  37. }
  38. iomux_v3_cfg_t const uart4_pads[] = {
  39. MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  40. MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  41. };
  42. iomux_v3_cfg_t const usdhc3_pads[] = {
  43. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  44. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  45. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  46. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  47. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  48. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  49. MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  50. MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  51. MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  52. MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  53. MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  54. };
  55. iomux_v3_cfg_t const usdhc4_pads[] = {
  56. MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  57. MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  58. MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  59. MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  60. MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  61. MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  62. MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  63. MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  64. MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  65. MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  66. };
  67. iomux_v3_cfg_t const enet_pads[] = {
  68. MX6_PAD_KEY_COL1__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  69. MX6_PAD_KEY_COL2__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  70. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  71. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  72. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  73. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  74. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  75. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  76. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  77. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  78. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  79. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  80. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  81. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  82. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  83. };
  84. static void setup_iomux_uart(void)
  85. {
  86. imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
  87. }
  88. static void setup_iomux_enet(void)
  89. {
  90. imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
  91. }
  92. #ifdef CONFIG_FSL_ESDHC
  93. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  94. {USDHC3_BASE_ADDR},
  95. {USDHC4_BASE_ADDR},
  96. };
  97. int board_mmc_get_env_dev(int devno)
  98. {
  99. return devno - 2;
  100. }
  101. int board_mmc_getcd(struct mmc *mmc)
  102. {
  103. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  104. int ret;
  105. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  106. gpio_direction_input(IMX_GPIO_NR(6, 11));
  107. ret = !gpio_get_value(IMX_GPIO_NR(6, 11));
  108. } else /* Don't have the CD GPIO pin on board */
  109. ret = 1;
  110. return ret;
  111. }
  112. int board_mmc_init(bd_t *bis)
  113. {
  114. int ret;
  115. u32 index = 0;
  116. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  117. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  118. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  119. switch (index) {
  120. case 0:
  121. imx_iomux_v3_setup_multiple_pads(
  122. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  123. break;
  124. case 1:
  125. imx_iomux_v3_setup_multiple_pads(
  126. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  127. break;
  128. default:
  129. printf("Warning: you configured more USDHC controllers"
  130. "(%d) then supported by the board (%d)\n",
  131. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  132. return -EINVAL;
  133. }
  134. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  135. if (ret)
  136. return ret;
  137. }
  138. return 0;
  139. }
  140. #endif
  141. #define MII_MMD_ACCESS_CTRL_REG 0xd
  142. #define MII_MMD_ACCESS_ADDR_DATA_REG 0xe
  143. #define MII_DBG_PORT_REG 0x1d
  144. #define MII_DBG_PORT2_REG 0x1e
  145. int fecmxc_mii_postcall(int phy)
  146. {
  147. unsigned short val;
  148. /*
  149. * Due to the i.MX6Q Armadillo2 board HW design,there is
  150. * no 125Mhz clock input from SOC. In order to use RGMII,
  151. * We need enable AR8031 ouput a 125MHz clk from CLK_25M
  152. */
  153. miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x7);
  154. miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, 0x8016);
  155. miiphy_write("FEC", phy, MII_MMD_ACCESS_CTRL_REG, 0x4007);
  156. miiphy_read("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, &val);
  157. val &= 0xffe3;
  158. val |= 0x18;
  159. miiphy_write("FEC", phy, MII_MMD_ACCESS_ADDR_DATA_REG, val);
  160. /* For the RGMII phy, we need enable tx clock delay */
  161. miiphy_write("FEC", phy, MII_DBG_PORT_REG, 0x5);
  162. miiphy_read("FEC", phy, MII_DBG_PORT2_REG, &val);
  163. val |= 0x0100;
  164. miiphy_write("FEC", phy, MII_DBG_PORT2_REG, val);
  165. miiphy_write("FEC", phy, MII_BMCR, 0xa100);
  166. return 0;
  167. }
  168. int board_eth_init(bd_t *bis)
  169. {
  170. struct eth_device *dev;
  171. int ret = cpu_eth_init(bis);
  172. if (ret)
  173. return ret;
  174. dev = eth_get_dev_by_name("FEC");
  175. if (!dev) {
  176. printf("FEC MXC: Unable to get FEC device entry\n");
  177. return -EINVAL;
  178. }
  179. ret = fecmxc_register_mii_postcall(dev, fecmxc_mii_postcall);
  180. if (ret) {
  181. printf("FEC MXC: Unable to register FEC mii postcall\n");
  182. return ret;
  183. }
  184. return 0;
  185. }
  186. #ifdef CONFIG_USB_EHCI_MX6
  187. #define USB_OTHERREGS_OFFSET 0x800
  188. #define UCTRL_PWR_POL (1 << 9)
  189. static iomux_v3_cfg_t const usb_otg_pads[] = {
  190. MX6_PAD_EIM_D22__USB_OTG_PWR | MUX_PAD_CTRL(NO_PAD_CTRL),
  191. MX6_PAD_GPIO_1__USB_OTG_ID | MUX_PAD_CTRL(NO_PAD_CTRL),
  192. };
  193. static void setup_usb(void)
  194. {
  195. imx_iomux_v3_setup_multiple_pads(usb_otg_pads,
  196. ARRAY_SIZE(usb_otg_pads));
  197. /*
  198. * set daisy chain for otg_pin_id on 6q.
  199. * for 6dl, this bit is reserved
  200. */
  201. imx_iomux_set_gpr_register(1, 13, 1, 1);
  202. }
  203. int board_ehci_hcd_init(int port)
  204. {
  205. u32 *usbnc_usb_ctrl;
  206. if (port > 0)
  207. return -EINVAL;
  208. usbnc_usb_ctrl = (u32 *)(USB_BASE_ADDR + USB_OTHERREGS_OFFSET +
  209. port * 4);
  210. setbits_le32(usbnc_usb_ctrl, UCTRL_PWR_POL);
  211. return 0;
  212. }
  213. #endif
  214. int board_early_init_f(void)
  215. {
  216. setup_iomux_uart();
  217. setup_iomux_enet();
  218. return 0;
  219. }
  220. int board_init(void)
  221. {
  222. /* address of boot parameters */
  223. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  224. #ifdef CONFIG_USB_EHCI_MX6
  225. setup_usb();
  226. #endif
  227. return 0;
  228. }
  229. int checkboard(void)
  230. {
  231. #ifdef CONFIG_MX6DL
  232. puts("Board: MX6DL-Armadillo2\n");
  233. #else
  234. puts("Board: MX6Q-Armadillo2\n");
  235. #endif
  236. return 0;
  237. }