mx53loco.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * Copyright (C) 2011 Freescale Semiconductor, Inc.
  3. * Jason Liu <r64343@freescale.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/sys_proto.h>
  11. #include <asm/arch/crm_regs.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/iomux-mx53.h>
  14. #include <asm/arch/clock.h>
  15. #include <linux/errno.h>
  16. #include <asm/imx-common/mx5_video.h>
  17. #include <netdev.h>
  18. #include <i2c.h>
  19. #include <mmc.h>
  20. #include <fsl_esdhc.h>
  21. #include <asm/gpio.h>
  22. #include <power/pmic.h>
  23. #include <dialog_pmic.h>
  24. #include <fsl_pmic.h>
  25. #include <linux/fb.h>
  26. #include <ipu_pixfmt.h>
  27. #define MX53LOCO_LCD_POWER IMX_GPIO_NR(3, 24)
  28. DECLARE_GLOBAL_DATA_PTR;
  29. static uint32_t mx53_dram_size[2];
  30. phys_size_t get_effective_memsize(void)
  31. {
  32. /*
  33. * WARNING: We must override get_effective_memsize() function here
  34. * to report only the size of the first DRAM bank. This is to make
  35. * U-Boot relocator place U-Boot into valid memory, that is, at the
  36. * end of the first DRAM bank. If we did not override this function
  37. * like so, U-Boot would be placed at the address of the first DRAM
  38. * bank + total DRAM size - sizeof(uboot), which in the setup where
  39. * each DRAM bank contains 512MiB of DRAM would result in placing
  40. * U-Boot into invalid memory area close to the end of the first
  41. * DRAM bank.
  42. */
  43. return mx53_dram_size[0];
  44. }
  45. int dram_init(void)
  46. {
  47. mx53_dram_size[0] = get_ram_size((void *)PHYS_SDRAM_1, 1 << 30);
  48. mx53_dram_size[1] = get_ram_size((void *)PHYS_SDRAM_2, 1 << 30);
  49. gd->ram_size = mx53_dram_size[0] + mx53_dram_size[1];
  50. return 0;
  51. }
  52. void dram_init_banksize(void)
  53. {
  54. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  55. gd->bd->bi_dram[0].size = mx53_dram_size[0];
  56. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  57. gd->bd->bi_dram[1].size = mx53_dram_size[1];
  58. }
  59. u32 get_board_rev(void)
  60. {
  61. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  62. struct fuse_bank *bank = &iim->bank[0];
  63. struct fuse_bank0_regs *fuse =
  64. (struct fuse_bank0_regs *)bank->fuse_regs;
  65. int rev = readl(&fuse->gp[6]);
  66. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR))
  67. rev = 0;
  68. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  69. }
  70. #define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  71. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  72. static void setup_iomux_uart(void)
  73. {
  74. static const iomux_v3_cfg_t uart_pads[] = {
  75. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
  76. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
  77. };
  78. imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
  79. }
  80. #ifdef CONFIG_USB_EHCI_MX5
  81. int board_ehci_hcd_init(int port)
  82. {
  83. /* request VBUS power enable pin, GPIO7_8 */
  84. imx_iomux_v3_setup_pad(MX53_PAD_PATA_DA_2__GPIO7_8);
  85. gpio_direction_output(IMX_GPIO_NR(7, 8), 1);
  86. return 0;
  87. }
  88. #endif
  89. static void setup_iomux_fec(void)
  90. {
  91. static const iomux_v3_cfg_t fec_pads[] = {
  92. NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
  93. PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
  94. NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
  95. NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
  96. PAD_CTL_HYS | PAD_CTL_PKE),
  97. NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
  98. PAD_CTL_HYS | PAD_CTL_PKE),
  99. NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
  100. NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
  101. NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
  102. NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
  103. PAD_CTL_HYS | PAD_CTL_PKE),
  104. NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
  105. PAD_CTL_HYS | PAD_CTL_PKE),
  106. NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
  107. PAD_CTL_HYS | PAD_CTL_PKE),
  108. };
  109. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  110. }
  111. #ifdef CONFIG_FSL_ESDHC
  112. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  113. {MMC_SDHC1_BASE_ADDR},
  114. {MMC_SDHC3_BASE_ADDR},
  115. };
  116. int board_mmc_getcd(struct mmc *mmc)
  117. {
  118. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  119. int ret;
  120. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
  121. gpio_direction_input(IMX_GPIO_NR(3, 11));
  122. imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
  123. gpio_direction_input(IMX_GPIO_NR(3, 13));
  124. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  125. ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
  126. else
  127. ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
  128. return ret;
  129. }
  130. #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
  131. PAD_CTL_PUS_100K_UP)
  132. #define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
  133. PAD_CTL_DSE_HIGH)
  134. int board_mmc_init(bd_t *bis)
  135. {
  136. static const iomux_v3_cfg_t sd1_pads[] = {
  137. NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
  138. NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
  139. NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
  140. NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
  141. NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
  142. NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
  143. MX53_PAD_EIM_DA13__GPIO3_13,
  144. };
  145. static const iomux_v3_cfg_t sd2_pads[] = {
  146. NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
  147. SD_CMD_PAD_CTRL),
  148. NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
  149. NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
  150. NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
  151. NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
  152. NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
  153. NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
  154. NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
  155. NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
  156. NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
  157. MX53_PAD_EIM_DA11__GPIO3_11,
  158. };
  159. u32 index;
  160. int ret;
  161. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  162. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  163. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
  164. switch (index) {
  165. case 0:
  166. imx_iomux_v3_setup_multiple_pads(sd1_pads,
  167. ARRAY_SIZE(sd1_pads));
  168. break;
  169. case 1:
  170. imx_iomux_v3_setup_multiple_pads(sd2_pads,
  171. ARRAY_SIZE(sd2_pads));
  172. break;
  173. default:
  174. printf("Warning: you configured more ESDHC controller"
  175. "(%d) as supported by the board(2)\n",
  176. CONFIG_SYS_FSL_ESDHC_NUM);
  177. return -EINVAL;
  178. }
  179. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  180. if (ret)
  181. return ret;
  182. }
  183. return 0;
  184. }
  185. #endif
  186. #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
  187. PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
  188. static void setup_iomux_i2c(void)
  189. {
  190. static const iomux_v3_cfg_t i2c1_pads[] = {
  191. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
  192. NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
  193. };
  194. imx_iomux_v3_setup_multiple_pads(i2c1_pads, ARRAY_SIZE(i2c1_pads));
  195. }
  196. static int power_init(void)
  197. {
  198. unsigned int val;
  199. int ret;
  200. struct pmic *p;
  201. if (!i2c_probe(CONFIG_SYS_DIALOG_PMIC_I2C_ADDR)) {
  202. ret = pmic_dialog_init(I2C_PMIC);
  203. if (ret)
  204. return ret;
  205. p = pmic_get("DIALOG_PMIC");
  206. if (!p)
  207. return -ENODEV;
  208. setenv("fdt_file", "imx53-qsb.dtb");
  209. /* Set VDDA to 1.25V */
  210. val = DA9052_BUCKCORE_BCOREEN | DA_BUCKCORE_VBCORE_1_250V;
  211. ret = pmic_reg_write(p, DA9053_BUCKCORE_REG, val);
  212. if (ret) {
  213. printf("Writing to BUCKCORE_REG failed: %d\n", ret);
  214. return ret;
  215. }
  216. pmic_reg_read(p, DA9053_SUPPLY_REG, &val);
  217. val |= DA9052_SUPPLY_VBCOREGO;
  218. ret = pmic_reg_write(p, DA9053_SUPPLY_REG, val);
  219. if (ret) {
  220. printf("Writing to SUPPLY_REG failed: %d\n", ret);
  221. return ret;
  222. }
  223. /* Set Vcc peripheral to 1.30V */
  224. ret = pmic_reg_write(p, DA9053_BUCKPRO_REG, 0x62);
  225. if (ret) {
  226. printf("Writing to BUCKPRO_REG failed: %d\n", ret);
  227. return ret;
  228. }
  229. ret = pmic_reg_write(p, DA9053_SUPPLY_REG, 0x62);
  230. if (ret) {
  231. printf("Writing to SUPPLY_REG failed: %d\n", ret);
  232. return ret;
  233. }
  234. return ret;
  235. }
  236. if (!i2c_probe(CONFIG_SYS_FSL_PMIC_I2C_ADDR)) {
  237. ret = pmic_init(I2C_0);
  238. if (ret)
  239. return ret;
  240. p = pmic_get("FSL_PMIC");
  241. if (!p)
  242. return -ENODEV;
  243. setenv("fdt_file", "imx53-qsrb.dtb");
  244. /* Set VDDGP to 1.25V for 1GHz on SW1 */
  245. pmic_reg_read(p, REG_SW_0, &val);
  246. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_250V_MC34708;
  247. ret = pmic_reg_write(p, REG_SW_0, val);
  248. if (ret) {
  249. printf("Writing to REG_SW_0 failed: %d\n", ret);
  250. return ret;
  251. }
  252. /* Set VCC as 1.30V on SW2 */
  253. pmic_reg_read(p, REG_SW_1, &val);
  254. val = (val & ~SWx_VOLT_MASK_MC34708) | SWx_1_300V_MC34708;
  255. ret = pmic_reg_write(p, REG_SW_1, val);
  256. if (ret) {
  257. printf("Writing to REG_SW_1 failed: %d\n", ret);
  258. return ret;
  259. }
  260. /* Set global reset timer to 4s */
  261. pmic_reg_read(p, REG_POWER_CTL2, &val);
  262. val = (val & ~TIMER_MASK_MC34708) | TIMER_4S_MC34708;
  263. ret = pmic_reg_write(p, REG_POWER_CTL2, val);
  264. if (ret) {
  265. printf("Writing to REG_POWER_CTL2 failed: %d\n", ret);
  266. return ret;
  267. }
  268. /* Set VUSBSEL and VUSBEN for USB PHY supply*/
  269. pmic_reg_read(p, REG_MODE_0, &val);
  270. val |= (VUSBSEL_MC34708 | VUSBEN_MC34708);
  271. ret = pmic_reg_write(p, REG_MODE_0, val);
  272. if (ret) {
  273. printf("Writing to REG_MODE_0 failed: %d\n", ret);
  274. return ret;
  275. }
  276. /* Set SWBST to 5V in auto mode */
  277. val = SWBST_AUTO;
  278. ret = pmic_reg_write(p, SWBST_CTRL, val);
  279. if (ret) {
  280. printf("Writing to SWBST_CTRL failed: %d\n", ret);
  281. return ret;
  282. }
  283. return ret;
  284. }
  285. return -1;
  286. }
  287. static void clock_1GHz(void)
  288. {
  289. int ret;
  290. u32 ref_clk = MXC_HCLK;
  291. /*
  292. * After increasing voltage to 1.25V, we can switch
  293. * CPU clock to 1GHz and DDR to 400MHz safely
  294. */
  295. ret = mxc_set_clock(ref_clk, 1000, MXC_ARM_CLK);
  296. if (ret)
  297. printf("CPU: Switch CPU clock to 1GHZ failed\n");
  298. ret = mxc_set_clock(ref_clk, 400, MXC_PERIPH_CLK);
  299. ret |= mxc_set_clock(ref_clk, 400, MXC_DDR_CLK);
  300. if (ret)
  301. printf("CPU: Switch DDR clock to 400MHz failed\n");
  302. }
  303. int board_early_init_f(void)
  304. {
  305. setup_iomux_uart();
  306. setup_iomux_fec();
  307. setup_iomux_lcd();
  308. return 0;
  309. }
  310. /*
  311. * Do not overwrite the console
  312. * Use always serial for U-Boot console
  313. */
  314. int overwrite_console(void)
  315. {
  316. return 1;
  317. }
  318. int board_init(void)
  319. {
  320. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  321. mxc_set_sata_internal_clock();
  322. setup_iomux_i2c();
  323. return 0;
  324. }
  325. int board_late_init(void)
  326. {
  327. if (!power_init())
  328. clock_1GHz();
  329. return 0;
  330. }
  331. int checkboard(void)
  332. {
  333. puts("Board: MX53 LOCO\n");
  334. return 0;
  335. }