mpc8641hpcn.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * Copyright 2006, 2007, 2010-2011 Freescale Semiconductor.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <pci.h>
  8. #include <asm/processor.h>
  9. #include <asm/immap_86xx.h>
  10. #include <asm/fsl_pci.h>
  11. #include <fsl_ddr_sdram.h>
  12. #include <asm/fsl_serdes.h>
  13. #include <asm/io.h>
  14. #include <libfdt.h>
  15. #include <fdt_support.h>
  16. #include <netdev.h>
  17. phys_size_t fixed_sdram(void);
  18. int checkboard(void)
  19. {
  20. u8 vboot;
  21. u8 *pixis_base = (u8 *)PIXIS_BASE;
  22. printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
  23. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  24. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  25. in_8(pixis_base + PIXIS_PVER));
  26. vboot = in_8(pixis_base + PIXIS_VBOOT);
  27. if (vboot & PIXIS_VBOOT_FMAP)
  28. printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
  29. else
  30. puts ("Promjet\n");
  31. return 0;
  32. }
  33. phys_size_t
  34. initdram(int board_type)
  35. {
  36. phys_size_t dram_size = 0;
  37. #if defined(CONFIG_SPD_EEPROM)
  38. dram_size = fsl_ddr_sdram();
  39. #else
  40. dram_size = fixed_sdram();
  41. #endif
  42. setup_ddr_bat(dram_size);
  43. debug(" DDR: ");
  44. return dram_size;
  45. }
  46. #if !defined(CONFIG_SPD_EEPROM)
  47. /*
  48. * Fixed sdram init -- doesn't use serial presence detect.
  49. */
  50. phys_size_t
  51. fixed_sdram(void)
  52. {
  53. #if !defined(CONFIG_SYS_RAMBOOT)
  54. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  55. struct ccsr_ddr __iomem *ddr = &immap->im_ddr1;
  56. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  57. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  58. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  59. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  60. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  61. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  62. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  63. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  64. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  65. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  66. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  67. ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
  68. ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
  69. #if defined (CONFIG_DDR_ECC)
  70. ddr->err_disable = 0x0000008D;
  71. ddr->err_sbe = 0x00ff0000;
  72. #endif
  73. asm("sync;isync");
  74. udelay(500);
  75. #if defined (CONFIG_DDR_ECC)
  76. /* Enable ECC checking */
  77. ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
  78. #else
  79. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  80. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  81. #endif
  82. asm("sync; isync");
  83. udelay(500);
  84. #endif
  85. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  86. }
  87. #endif /* !defined(CONFIG_SPD_EEPROM) */
  88. void pci_init_board(void)
  89. {
  90. fsl_pcie_init_board(0);
  91. #ifdef CONFIG_PCIE1
  92. /*
  93. * Activate ULI1575 legacy chip by performing a fake
  94. * memory access. Needed to make ULI RTC work.
  95. */
  96. in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
  97. + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
  98. #endif /* CONFIG_PCIE1 */
  99. }
  100. #if defined(CONFIG_OF_BOARD_SETUP)
  101. int ft_board_setup(void *blob, bd_t *bd)
  102. {
  103. int off;
  104. u64 *tmp;
  105. int addrcells;
  106. ft_cpu_setup(blob, bd);
  107. FT_FSL_PCI_SETUP;
  108. /*
  109. * Warn if it looks like the device tree doesn't match u-boot.
  110. * This is just an estimation, based on the location of CCSR,
  111. * which is defined by the "reg" property in the soc node.
  112. */
  113. off = fdt_path_offset(blob, "/soc8641");
  114. addrcells = fdt_address_cells(blob, 0);
  115. tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
  116. if (tmp) {
  117. u64 addr;
  118. if (addrcells == 1)
  119. addr = *(u32 *)tmp;
  120. else
  121. addr = *tmp;
  122. if (addr != CONFIG_SYS_CCSRBAR_PHYS)
  123. printf("WARNING: The CCSRBAR address in your .dts "
  124. "does not match the address of the CCSR "
  125. "in u-boot. This means your .dts might "
  126. "be old.\n");
  127. }
  128. return 0;
  129. }
  130. #endif
  131. /*
  132. * get_board_sys_clk
  133. * Reads the FPGA on board for CONFIG_SYS_CLK_FREQ
  134. */
  135. unsigned long
  136. get_board_sys_clk(ulong dummy)
  137. {
  138. u8 i, go_bit, rd_clks;
  139. ulong val = 0;
  140. u8 *pixis_base = (u8 *)PIXIS_BASE;
  141. go_bit = in_8(pixis_base + PIXIS_VCTL);
  142. go_bit &= 0x01;
  143. rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
  144. rd_clks &= 0x1C;
  145. /*
  146. * Only if both go bit and the SCLK bit in VCFGEN0 are set
  147. * should we be using the AUX register. Remember, we also set the
  148. * GO bit to boot from the alternate bank on the on-board flash
  149. */
  150. if (go_bit) {
  151. if (rd_clks == 0x1c)
  152. i = in_8(pixis_base + PIXIS_AUX);
  153. else
  154. i = in_8(pixis_base + PIXIS_SPD);
  155. } else {
  156. i = in_8(pixis_base + PIXIS_SPD);
  157. }
  158. i &= 0x07;
  159. switch (i) {
  160. case 0:
  161. val = 33000000;
  162. break;
  163. case 1:
  164. val = 40000000;
  165. break;
  166. case 2:
  167. val = 50000000;
  168. break;
  169. case 3:
  170. val = 66000000;
  171. break;
  172. case 4:
  173. val = 83000000;
  174. break;
  175. case 5:
  176. val = 100000000;
  177. break;
  178. case 6:
  179. val = 134000000;
  180. break;
  181. case 7:
  182. val = 166000000;
  183. break;
  184. }
  185. return val;
  186. }
  187. int board_eth_init(bd_t *bis)
  188. {
  189. /* Initialize TSECs */
  190. cpu_eth_init(bis);
  191. return pci_eth_init(bis);
  192. }
  193. void board_reset(void)
  194. {
  195. u8 *pixis_base = (u8 *)PIXIS_BASE;
  196. out_8(pixis_base + PIXIS_RST, 0);
  197. while (1)
  198. ;
  199. }