tlb.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /* TLB 1 */
  26. /* *I*** - Covers boot page */
  27. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  28. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  29. 0, 0, BOOKE_PAGESZ_4K, 1),
  30. /* *I*G* - CCSRBAR */
  31. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 1, BOOKE_PAGESZ_1M, 1),
  34. /* W**G* - Flash/promjet, localbus */
  35. /* This will be changed to *I*G* after relocation to RAM. */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  37. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  38. 0, 2, BOOKE_PAGESZ_256M, 1),
  39. #ifndef CONFIG_NAND_SPL
  40. /* *I*G* - PCI */
  41. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  42. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  43. 0, 3, BOOKE_PAGESZ_1G, 1),
  44. /* *I*G* - PCI */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000, CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 4, BOOKE_PAGESZ_256M, 1),
  48. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000, CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  49. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  50. 0, 5, BOOKE_PAGESZ_256M, 1),
  51. /* *I*G* - PCI I/O */
  52. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
  53. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  54. 0, 6, BOOKE_PAGESZ_256K, 1),
  55. #endif
  56. /* *I*G - NAND */
  57. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  58. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  59. 0, 7, BOOKE_PAGESZ_1M, 1),
  60. SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE_PHYS,
  61. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  62. 0, 8, BOOKE_PAGESZ_4K, 1),
  63. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  64. /* *I*G - L2SRAM */
  65. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR,
  66. CONFIG_SYS_INIT_L2_ADDR_PHYS,
  67. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  68. 0, 9, BOOKE_PAGESZ_256K, 1),
  69. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
  70. CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
  71. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  72. 0, 10, BOOKE_PAGESZ_256K, 1),
  73. #endif
  74. };
  75. int num_tlb_entries = ARRAY_SIZE(tlb_table);