mpc8572ds.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <command.h>
  8. #include <pci.h>
  9. #include <asm/processor.h>
  10. #include <asm/mmu.h>
  11. #include <asm/cache.h>
  12. #include <asm/immap_85xx.h>
  13. #include <asm/fsl_pci.h>
  14. #include <fsl_ddr_sdram.h>
  15. #include <asm/io.h>
  16. #include <asm/fsl_serdes.h>
  17. #include <miiphy.h>
  18. #include <libfdt.h>
  19. #include <fdt_support.h>
  20. #include <tsec.h>
  21. #include <fsl_mdio.h>
  22. #include <netdev.h>
  23. #include "../common/sgmii_riser.h"
  24. int checkboard (void)
  25. {
  26. u8 vboot;
  27. u8 *pixis_base = (u8 *)PIXIS_BASE;
  28. printf("Board: MPC8572DS Sys ID: 0x%02x, "
  29. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  30. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  31. in_8(pixis_base + PIXIS_PVER));
  32. vboot = in_8(pixis_base + PIXIS_VBOOT);
  33. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 6) {
  34. case PIXIS_VBOOT_LBMAP_NOR0:
  35. puts ("vBank: 0\n");
  36. break;
  37. case PIXIS_VBOOT_LBMAP_PJET:
  38. puts ("Promjet\n");
  39. break;
  40. case PIXIS_VBOOT_LBMAP_NAND:
  41. puts ("NAND\n");
  42. break;
  43. case PIXIS_VBOOT_LBMAP_NOR1:
  44. puts ("vBank: 1\n");
  45. break;
  46. }
  47. return 0;
  48. }
  49. #if !defined(CONFIG_SPD_EEPROM)
  50. /*
  51. * Fixed sdram init -- doesn't use serial presence detect.
  52. */
  53. phys_size_t fixed_sdram (void)
  54. {
  55. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  56. struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
  57. uint d_init;
  58. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  59. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  60. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  61. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  62. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  63. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  64. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  65. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  66. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  67. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  68. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  69. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  70. #if defined (CONFIG_DDR_ECC)
  71. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  72. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  73. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  74. #endif
  75. asm("sync;isync");
  76. udelay(500);
  77. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  78. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  79. d_init = 1;
  80. debug("DDR - 1st controller: memory initializing\n");
  81. /*
  82. * Poll until memory is initialized.
  83. * 512 Meg at 400 might hit this 200 times or so.
  84. */
  85. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  86. udelay(1000);
  87. }
  88. debug("DDR: memory initialized\n\n");
  89. asm("sync; isync");
  90. udelay(500);
  91. #endif
  92. return 512 * 1024 * 1024;
  93. }
  94. #endif
  95. #ifdef CONFIG_PCI
  96. void pci_init_board(void)
  97. {
  98. struct pci_controller *hose;
  99. fsl_pcie_init_board(0);
  100. hose = find_hose_by_cfg_addr((void *)(CONFIG_SYS_PCIE3_ADDR));
  101. if (hose) {
  102. u32 temp32;
  103. u8 uli_busno = hose->first_busno + 2;
  104. /*
  105. * Activate ULI1575 legacy chip by performing a fake
  106. * memory access. Needed to make ULI RTC work.
  107. * Device 1d has the first on-board memory BAR.
  108. */
  109. pci_hose_read_config_dword(hose, PCI_BDF(uli_busno, 0x1d, 0),
  110. PCI_BASE_ADDRESS_1, &temp32);
  111. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  112. void *p = pci_mem_to_virt(PCI_BDF(uli_busno, 0x1d, 0),
  113. temp32, 4, 0);
  114. debug(" uli1572 read to %p\n", p);
  115. in_be32(p);
  116. }
  117. }
  118. }
  119. #endif
  120. int board_early_init_r(void)
  121. {
  122. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  123. int flash_esel = find_tlb_idx((void *)flashbase, 1);
  124. /*
  125. * Remap Boot flash + PROMJET region to caching-inhibited
  126. * so that flash can be erased properly.
  127. */
  128. /* Flush d-cache and invalidate i-cache of any FLASH data */
  129. flush_dcache();
  130. invalidate_icache();
  131. if (flash_esel == -1) {
  132. /* very unlikely unless something is messed up */
  133. puts("Error: Could not find TLB for FLASH BASE\n");
  134. flash_esel = 2; /* give our best effort to continue */
  135. } else {
  136. /* invalidate existing TLB entry for flash + promjet */
  137. disable_tlb(flash_esel);
  138. }
  139. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  140. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  141. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  142. return 0;
  143. }
  144. int board_eth_init(bd_t *bis)
  145. {
  146. #ifdef CONFIG_TSEC_ENET
  147. struct fsl_pq_mdio_info mdio_info;
  148. struct tsec_info_struct tsec_info[4];
  149. int num = 0;
  150. #ifdef CONFIG_TSEC1
  151. SET_STD_TSEC_INFO(tsec_info[num], 1);
  152. if (is_serdes_configured(SGMII_TSEC1)) {
  153. puts("eTSEC1 is in sgmii mode.\n");
  154. tsec_info[num].flags |= TSEC_SGMII;
  155. }
  156. num++;
  157. #endif
  158. #ifdef CONFIG_TSEC2
  159. SET_STD_TSEC_INFO(tsec_info[num], 2);
  160. if (is_serdes_configured(SGMII_TSEC2)) {
  161. puts("eTSEC2 is in sgmii mode.\n");
  162. tsec_info[num].flags |= TSEC_SGMII;
  163. }
  164. num++;
  165. #endif
  166. #ifdef CONFIG_TSEC3
  167. SET_STD_TSEC_INFO(tsec_info[num], 3);
  168. if (is_serdes_configured(SGMII_TSEC3)) {
  169. puts("eTSEC3 is in sgmii mode.\n");
  170. tsec_info[num].flags |= TSEC_SGMII;
  171. }
  172. num++;
  173. #endif
  174. #ifdef CONFIG_TSEC4
  175. SET_STD_TSEC_INFO(tsec_info[num], 4);
  176. if (is_serdes_configured(SGMII_TSEC4)) {
  177. puts("eTSEC4 is in sgmii mode.\n");
  178. tsec_info[num].flags |= TSEC_SGMII;
  179. }
  180. num++;
  181. #endif
  182. if (!num) {
  183. printf("No TSECs initialized\n");
  184. return 0;
  185. }
  186. #ifdef CONFIG_FSL_SGMII_RISER
  187. fsl_sgmii_riser_init(tsec_info, num);
  188. #endif
  189. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  190. mdio_info.name = DEFAULT_MII_NAME;
  191. fsl_pq_mdio_init(bis, &mdio_info);
  192. tsec_eth_init(bis, tsec_info, num);
  193. #endif
  194. return pci_eth_init(bis);
  195. }
  196. #if defined(CONFIG_OF_BOARD_SETUP)
  197. int ft_board_setup(void *blob, bd_t *bd)
  198. {
  199. phys_addr_t base;
  200. phys_size_t size;
  201. ft_cpu_setup(blob, bd);
  202. base = getenv_bootm_low();
  203. size = getenv_bootm_size();
  204. fdt_fixup_memory(blob, (u64)base, (u64)size);
  205. FT_FSL_PCI_SETUP;
  206. #ifdef CONFIG_FSL_SGMII_RISER
  207. fsl_sgmii_riser_fdt_fixup(blob);
  208. #endif
  209. return 0;
  210. }
  211. #endif