ddr.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. struct board_specific_parameters {
  10. u32 n_ranks;
  11. u32 datarate_mhz_high;
  12. u32 clk_adjust;
  13. u32 cpo;
  14. u32 write_data_delay;
  15. u32 force_2t;
  16. };
  17. /*
  18. * This table contains all valid speeds we want to override with board
  19. * specific parameters. datarate_mhz_high values need to be in ascending order
  20. * for each n_ranks group.
  21. *
  22. * For DDR2 DIMM, all combinations of clk_adjust and write_data_delay have been
  23. * tested. For RDIMM, clk_adjust = 4 and write_data_delay = 3 is optimized for
  24. * all clocks from 400MT/s to 800MT/s, verified with Kingston KVR800D2D8P6/2G.
  25. * For UDIMM, clk_adjust = 8 and write_delay = 5 is optimized for all clocks
  26. * from 400MT/s to 800MT/s, verified with Micron MT18HTF25672AY-800E1.
  27. *
  28. * CPO value doesn't matter if workaround for errata 111 and 134 enabled.
  29. */
  30. static const struct board_specific_parameters udimm0[] = {
  31. /*
  32. * memory controller 0
  33. * num| hi| clk| cpo|wrdata|2T
  34. * ranks| mhz|adjst| | delay|
  35. */
  36. {2, 333, 8, 7, 5, 0},
  37. {2, 400, 8, 9, 5, 0},
  38. {2, 549, 8, 11, 5, 0},
  39. {2, 680, 8, 10, 5, 0},
  40. {2, 850, 8, 12, 5, 1},
  41. {1, 333, 6, 7, 3, 0},
  42. {1, 400, 6, 9, 3, 0},
  43. {1, 549, 6, 11, 3, 0},
  44. {1, 680, 1, 10, 5, 0},
  45. {1, 850, 1, 12, 5, 0},
  46. {}
  47. };
  48. static const struct board_specific_parameters udimm1[] = {
  49. /*
  50. * memory controller 1
  51. * num| hi| clk| cpo|wrdata|2T
  52. * ranks| mhz|adjst| | delay|
  53. */
  54. {2, 333, 8, 7, 5, 0},
  55. {2, 400, 8, 9, 5, 0},
  56. {2, 549, 8, 11, 5, 0},
  57. {2, 680, 8, 11, 5, 0},
  58. {2, 850, 8, 13, 5, 1},
  59. {1, 333, 6, 7, 3, 0},
  60. {1, 400, 6, 9, 3, 0},
  61. {1, 549, 6, 11, 3, 0},
  62. {1, 680, 1, 11, 6, 0},
  63. {1, 850, 1, 13, 6, 0},
  64. {}
  65. };
  66. static const struct board_specific_parameters *udimms[] = {
  67. udimm0,
  68. udimm1,
  69. };
  70. static const struct board_specific_parameters rdimm0[] = {
  71. /*
  72. * memory controller 0
  73. * num| hi| clk| cpo|wrdata|2T
  74. * ranks| mhz|adjst| | delay|
  75. */
  76. {2, 333, 4, 7, 3, 0},
  77. {2, 400, 4, 9, 3, 0},
  78. {2, 549, 4, 11, 3, 0},
  79. {2, 680, 4, 10, 3, 0},
  80. {2, 850, 4, 12, 3, 1},
  81. {}
  82. };
  83. static const struct board_specific_parameters rdimm1[] = {
  84. /*
  85. * memory controller 1
  86. * num| hi| clk| cpo|wrdata|2T
  87. * ranks| mhz|adjst| | delay|
  88. */
  89. {2, 333, 4, 7, 3, 0},
  90. {2, 400, 4, 9, 3, 0},
  91. {2, 549, 4, 11, 3, 0},
  92. {2, 680, 4, 11, 3, 0},
  93. {2, 850, 4, 13, 3, 1},
  94. {}
  95. };
  96. static const struct board_specific_parameters *rdimms[] = {
  97. rdimm0,
  98. rdimm1,
  99. };
  100. void fsl_ddr_board_options(memctl_options_t *popts,
  101. dimm_params_t *pdimm,
  102. unsigned int ctrl_num)
  103. {
  104. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  105. ulong ddr_freq;
  106. if (ctrl_num > 1) {
  107. printf("Wrong parameter for controller number %d", ctrl_num);
  108. return;
  109. }
  110. if (!pdimm->n_ranks)
  111. return;
  112. if (popts->registered_dimm_en)
  113. pbsp = rdimms[ctrl_num];
  114. else
  115. pbsp = udimms[ctrl_num];
  116. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  117. * freqency and n_banks specified in board_specific_parameters table.
  118. */
  119. ddr_freq = get_ddr_freq(0) / 1000000;
  120. while (pbsp->datarate_mhz_high) {
  121. if (pbsp->n_ranks == pdimm->n_ranks) {
  122. if (ddr_freq <= pbsp->datarate_mhz_high) {
  123. popts->clk_adjust = pbsp->clk_adjust;
  124. popts->cpo_override = pbsp->cpo;
  125. popts->write_data_delay =
  126. pbsp->write_data_delay;
  127. popts->twot_en = pbsp->force_2t;
  128. goto found;
  129. }
  130. pbsp_highest = pbsp;
  131. }
  132. pbsp++;
  133. }
  134. if (pbsp_highest) {
  135. printf("Error: board specific timing not found "
  136. "for data rate %lu MT/s!\n"
  137. "Trying to use the highest speed (%u) parameters\n",
  138. ddr_freq, pbsp_highest->datarate_mhz_high);
  139. popts->clk_adjust = pbsp->clk_adjust;
  140. popts->cpo_override = pbsp->cpo;
  141. popts->write_data_delay = pbsp->write_data_delay;
  142. popts->twot_en = pbsp->force_2t;
  143. } else {
  144. panic("DIMM is not supported by this board");
  145. }
  146. found:
  147. /*
  148. * Factors to consider for half-strength driver enable:
  149. * - number of DIMMs installed
  150. */
  151. popts->half_strength_driver_enable = 0;
  152. }