tlb.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /* TLB 1 Initializations */
  26. /*
  27. * TLBe 0: 16M Non-cacheable, guarded
  28. * 0xff000000 16M FLASH (upper half)
  29. * Out of reset this entry is only 4K.
  30. */
  31. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000, CONFIG_SYS_FLASH_BASE + 0x1000000,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 0, BOOKE_PAGESZ_16M, 1),
  34. /*
  35. * TLBe 1: 16M Non-cacheable, guarded
  36. * 0xfe000000 16M FLASH (lower half)
  37. */
  38. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  39. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  40. 0, 1, BOOKE_PAGESZ_16M, 1),
  41. /*
  42. * TLBe 2: 1G Non-cacheable, guarded
  43. * 0x80000000 512M PCI1 MEM
  44. * 0xa0000000 512M PCIe MEM
  45. */
  46. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 2, BOOKE_PAGESZ_1G, 1),
  49. /*
  50. * TLBe 3: 64M Non-cacheable, guarded
  51. * 0xe000_0000 1M CCSRBAR
  52. * 0xe200_0000 8M PCI1 IO
  53. * 0xe280_0000 8M PCIe IO
  54. */
  55. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  56. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  57. 0, 3, BOOKE_PAGESZ_64M, 1),
  58. /*
  59. * TLBe 4: 64M Cacheable, non-guarded
  60. * 0xf000_0000 64M LBC SDRAM
  61. */
  62. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  63. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  64. 0, 4, BOOKE_PAGESZ_64M, 1),
  65. /*
  66. * TLBe 5: 256K Non-cacheable, guarded
  67. * 0xf8000000 32K BCSR
  68. * 0xf8008000 32K PIB (CS4)
  69. * 0xf8010000 32K PIB (CS5)
  70. */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 5, BOOKE_PAGESZ_256K, 1),
  74. };
  75. int num_tlb_entries = ARRAY_SIZE(tlb_table);