tlb.c 2.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /*
  26. * TLB 0: 64M Non-cacheable, guarded
  27. * 0xfc000000 64M Covers FLASH at 0xFE800000 and 0xFF800000
  28. * Out of reset this entry is only 4K.
  29. */
  30. SET_TLB_ENTRY(1, CONFIG_SYS_BOOT_BLOCK, CONFIG_SYS_BOOT_BLOCK,
  31. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_64M, 1),
  33. /*
  34. * TLB 1: 1G Non-cacheable, guarded
  35. * 0x80000000 1G PCIE 8,9,a,b
  36. */
  37. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE_VIRT, CONFIG_SYS_PCIE_PHYS,
  38. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  39. 0, 1, BOOKE_PAGESZ_1G, 1),
  40. /*
  41. * TLB 2: 256M Non-cacheable, guarded
  42. */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT, CONFIG_SYS_PCI_PHYS,
  44. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  45. 0, 2, BOOKE_PAGESZ_256M, 1),
  46. /*
  47. * TLB 3: 256M Non-cacheable, guarded
  48. */
  49. SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT + 0x10000000, CONFIG_SYS_PCI_PHYS + 0x10000000,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 3, BOOKE_PAGESZ_256M, 1),
  52. /*
  53. * TLB 4: 64M Non-cacheable, guarded
  54. * 0xe000_0000 1M CCSRBAR
  55. * 0xe100_0000 255M PCI IO range
  56. */
  57. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  58. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  59. 0, 4, BOOKE_PAGESZ_64M, 1),
  60. /*
  61. * TLB 5: 64M Non-cacheable, guarded
  62. * 0xf8000000 64M PIXIS 0xF8000000 - 0xFBFFFFFF
  63. */
  64. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_NONCACHE_BASE, CONFIG_SYS_LBC_NONCACHE_BASE,
  65. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  66. 0, 5, BOOKE_PAGESZ_64M, 1),
  67. };
  68. int num_tlb_entries = ARRAY_SIZE(tlb_table);