tlb.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /*
  26. * TLB 0: 16M Non-cacheable, guarded
  27. * 0xff000000 16M FLASH
  28. * Out of reset this entry is only 4K.
  29. */
  30. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
  31. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_16M, 1),
  33. /*
  34. * TLB 1: 256M Non-cacheable, guarded
  35. * 0x80000000 256M PCI1 MEM First half
  36. */
  37. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  38. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  39. 0, 1, BOOKE_PAGESZ_256M, 1),
  40. /*
  41. * TLB 2: 256M Non-cacheable, guarded
  42. * 0x90000000 256M PCI1 MEM Second half
  43. */
  44. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT + 0x10000000, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,
  45. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  46. 0, 2, BOOKE_PAGESZ_256M, 1),
  47. /*
  48. * TLB 3: 256M Non-cacheable, guarded
  49. * 0xa0000000 256M PCI2 MEM First half
  50. */
  51. SET_TLB_ENTRY(1, CONFIG_SYS_PCI2_MEM_VIRT, CONFIG_SYS_PCI2_MEM_PHYS,
  52. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  53. 0, 3, BOOKE_PAGESZ_256M, 1),
  54. /*
  55. * TLB 4: 256M Non-cacheable, guarded
  56. * 0xb0000000 256M PCI2 MEM Second half
  57. */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_PCI2_MEM_VIRT + 0x10000000, CONFIG_SYS_PCI2_MEM_PHYS + 0x10000000,
  59. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  60. 0, 4, BOOKE_PAGESZ_256M, 1),
  61. /*
  62. * TLB 5: 64M Non-cacheable, guarded
  63. * 0xe000_0000 1M CCSRBAR
  64. * 0xe200_0000 16M PCI1 IO
  65. * 0xe300_0000 16M PCI2 IO
  66. */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 5, BOOKE_PAGESZ_64M, 1),
  70. /*
  71. * TLB 6: 64M Cacheable, non-guarded
  72. * 0xf000_0000 64M LBC SDRAM
  73. */
  74. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  75. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  76. 0, 6, BOOKE_PAGESZ_64M, 1),
  77. /*
  78. * TLB 7: 1M Non-cacheable, guarded
  79. * 0xf8000000 1M CADMUS registers
  80. */
  81. SET_TLB_ENTRY(1, CADMUS_BASE_ADDR, CADMUS_BASE_ADDR,
  82. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  83. 0, 7, BOOKE_PAGESZ_1M, 1),
  84. };
  85. int num_tlb_entries = ARRAY_SIZE(tlb_table);