tlb.c 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * SPDX-License-Identifier: GPL-2.0+
  8. */
  9. #include <common.h>
  10. #include <asm/mmu.h>
  11. struct fsl_e_tlb_entry tlb_table[] = {
  12. /* TLB 0 - for temp stack in cache */
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  14. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  15. 0, 0, BOOKE_PAGESZ_4K, 0),
  16. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  17. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  18. 0, 0, BOOKE_PAGESZ_4K, 0),
  19. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE_PHYS,
  26. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  27. 0, 0, BOOKE_PAGESZ_4K, 0),
  28. /* TLB 1 */
  29. /* *I*G* - CCSRBAR */
  30. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  31. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  32. 0, 0, BOOKE_PAGESZ_1M, 1),
  33. /* W**G* - Flash/promjet, localbus */
  34. /* This will be changed to *I*G* after relocation to RAM. */
  35. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  36. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  37. 0, 1, BOOKE_PAGESZ_256M, 1),
  38. /* *I*G* - PCI */
  39. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  40. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  41. 0, 2, BOOKE_PAGESZ_1G, 1),
  42. /* *I*G* - PCI I/O */
  43. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_IO_VIRT, CONFIG_SYS_PCI1_IO_PHYS,
  44. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  45. 0, 3, BOOKE_PAGESZ_256K, 1),
  46. /* *I*G - NAND */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  48. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  49. 0, 4, BOOKE_PAGESZ_1M, 1),
  50. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  51. /* *I*G - L2SRAM */
  52. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  53. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  54. 0, 5, BOOKE_PAGESZ_256K, 1),
  55. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
  56. CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
  57. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  58. 0, 6, BOOKE_PAGESZ_256K, 1),
  59. #endif
  60. };
  61. int num_tlb_entries = ARRAY_SIZE(tlb_table);