mpc832xemds.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <ioports.h>
  10. #include <mpc83xx.h>
  11. #include <i2c.h>
  12. #include <miiphy.h>
  13. #include <command.h>
  14. #if defined(CONFIG_PCI)
  15. #include <pci.h>
  16. #endif
  17. #include <asm/mmu.h>
  18. #if defined(CONFIG_OF_LIBFDT)
  19. #include <libfdt.h>
  20. #endif
  21. #if defined(CONFIG_PQ_MDS_PIB)
  22. #include "../common/pq-mds-pib.h"
  23. #endif
  24. const qe_iop_conf_t qe_iop_conf_tab[] = {
  25. /* ETH3 */
  26. {1, 0, 1, 0, 1}, /* TxD0 */
  27. {1, 1, 1, 0, 1}, /* TxD1 */
  28. {1, 2, 1, 0, 1}, /* TxD2 */
  29. {1, 3, 1, 0, 1}, /* TxD3 */
  30. {1, 9, 1, 0, 1}, /* TxER */
  31. {1, 12, 1, 0, 1}, /* TxEN */
  32. {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
  33. {1, 4, 2, 0, 1}, /* RxD0 */
  34. {1, 5, 2, 0, 1}, /* RxD1 */
  35. {1, 6, 2, 0, 1}, /* RxD2 */
  36. {1, 7, 2, 0, 1}, /* RxD3 */
  37. {1, 8, 2, 0, 1}, /* RxER */
  38. {1, 10, 2, 0, 1}, /* RxDV */
  39. {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
  40. {1, 11, 2, 0, 1}, /* COL */
  41. {1, 13, 2, 0, 1}, /* CRS */
  42. /* ETH4 */
  43. {1, 18, 1, 0, 1}, /* TxD0 */
  44. {1, 19, 1, 0, 1}, /* TxD1 */
  45. {1, 20, 1, 0, 1}, /* TxD2 */
  46. {1, 21, 1, 0, 1}, /* TxD3 */
  47. {1, 27, 1, 0, 1}, /* TxER */
  48. {1, 30, 1, 0, 1}, /* TxEN */
  49. {3, 6, 2, 0, 1}, /* TxCLK->CLK8 */
  50. {1, 22, 2, 0, 1}, /* RxD0 */
  51. {1, 23, 2, 0, 1}, /* RxD1 */
  52. {1, 24, 2, 0, 1}, /* RxD2 */
  53. {1, 25, 2, 0, 1}, /* RxD3 */
  54. {1, 26, 1, 0, 1}, /* RxER */
  55. {1, 28, 2, 0, 1}, /* Rx_DV */
  56. {3, 31, 2, 0, 1}, /* RxCLK->CLK7 */
  57. {1, 29, 2, 0, 1}, /* COL */
  58. {1, 31, 2, 0, 1}, /* CRS */
  59. {3, 4, 3, 0, 2}, /* MDIO */
  60. {3, 5, 1, 0, 2}, /* MDC */
  61. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  62. };
  63. int board_early_init_f(void)
  64. {
  65. volatile u8 *bcsr = (volatile u8 *)CONFIG_SYS_BCSR;
  66. /* Enable flash write */
  67. bcsr[9] &= ~0x08;
  68. return 0;
  69. }
  70. int board_early_init_r(void)
  71. {
  72. #ifdef CONFIG_PQ_MDS_PIB
  73. pib_init();
  74. #endif
  75. return 0;
  76. }
  77. int fixed_sdram(void);
  78. phys_size_t initdram(int board_type)
  79. {
  80. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  81. u32 msize = 0;
  82. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  83. return -1;
  84. /* DDR SDRAM - Main SODIMM */
  85. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
  86. msize = fixed_sdram();
  87. /* return total bus SDRAM size(bytes) -- DDR */
  88. return (msize * 1024 * 1024);
  89. }
  90. /*************************************************************************
  91. * fixed sdram init -- doesn't use serial presence detect.
  92. ************************************************************************/
  93. int fixed_sdram(void)
  94. {
  95. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  96. u32 msize = 0;
  97. u32 ddr_size;
  98. u32 ddr_size_log2;
  99. msize = CONFIG_SYS_DDR_SIZE;
  100. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  101. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  102. if (ddr_size & 1) {
  103. return -1;
  104. }
  105. }
  106. im->sysconf.ddrlaw[0].ar =
  107. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  108. #if (CONFIG_SYS_DDR_SIZE != 128)
  109. #warning Currenly any ddr size other than 128 is not supported
  110. #endif
  111. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
  112. im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
  113. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  114. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  115. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  116. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  117. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  118. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  119. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  120. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  121. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  122. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  123. __asm__ __volatile__ ("sync");
  124. udelay(200);
  125. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  126. __asm__ __volatile__ ("sync");
  127. return msize;
  128. }
  129. int checkboard(void)
  130. {
  131. puts("Board: Freescale MPC832XEMDS\n");
  132. return 0;
  133. }
  134. #if defined(CONFIG_OF_BOARD_SETUP)
  135. int ft_board_setup(void *blob, bd_t *bd)
  136. {
  137. ft_cpu_setup(blob, bd);
  138. #ifdef CONFIG_PCI
  139. ft_pci_setup(blob, bd);
  140. #endif
  141. return 0;
  142. }
  143. #endif