mpc8323erdb.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. *
  4. * Michael Barkowski <michael.barkowski@freescale.com>
  5. * Based on mpc832xmds file by Dave Liu <daveliu@freescale.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published
  9. * by the Free Software Foundation.
  10. */
  11. #include <common.h>
  12. #include <ioports.h>
  13. #include <mpc83xx.h>
  14. #include <i2c.h>
  15. #include <miiphy.h>
  16. #include <command.h>
  17. #include <libfdt.h>
  18. #if defined(CONFIG_PCI)
  19. #include <pci.h>
  20. #endif
  21. #include <asm/mmu.h>
  22. const qe_iop_conf_t qe_iop_conf_tab[] = {
  23. /* UCC3 */
  24. {1, 0, 1, 0, 1}, /* TxD0 */
  25. {1, 1, 1, 0, 1}, /* TxD1 */
  26. {1, 2, 1, 0, 1}, /* TxD2 */
  27. {1, 3, 1, 0, 1}, /* TxD3 */
  28. {1, 9, 1, 0, 1}, /* TxER */
  29. {1, 12, 1, 0, 1}, /* TxEN */
  30. {3, 24, 2, 0, 1}, /* TxCLK->CLK10 */
  31. {1, 4, 2, 0, 1}, /* RxD0 */
  32. {1, 5, 2, 0, 1}, /* RxD1 */
  33. {1, 6, 2, 0, 1}, /* RxD2 */
  34. {1, 7, 2, 0, 1}, /* RxD3 */
  35. {1, 8, 2, 0, 1}, /* RxER */
  36. {1, 10, 2, 0, 1}, /* RxDV */
  37. {0, 13, 2, 0, 1}, /* RxCLK->CLK9 */
  38. {1, 11, 2, 0, 1}, /* COL */
  39. {1, 13, 2, 0, 1}, /* CRS */
  40. /* UCC2 */
  41. {0, 18, 1, 0, 1}, /* TxD0 */
  42. {0, 19, 1, 0, 1}, /* TxD1 */
  43. {0, 20, 1, 0, 1}, /* TxD2 */
  44. {0, 21, 1, 0, 1}, /* TxD3 */
  45. {0, 27, 1, 0, 1}, /* TxER */
  46. {0, 30, 1, 0, 1}, /* TxEN */
  47. {3, 23, 2, 0, 1}, /* TxCLK->CLK3 */
  48. {0, 22, 2, 0, 1}, /* RxD0 */
  49. {0, 23, 2, 0, 1}, /* RxD1 */
  50. {0, 24, 2, 0, 1}, /* RxD2 */
  51. {0, 25, 2, 0, 1}, /* RxD3 */
  52. {0, 26, 1, 0, 1}, /* RxER */
  53. {0, 28, 2, 0, 1}, /* Rx_DV */
  54. {3, 21, 2, 0, 1}, /* RxCLK->CLK16 */
  55. {0, 29, 2, 0, 1}, /* COL */
  56. {0, 31, 2, 0, 1}, /* CRS */
  57. {3, 4, 3, 0, 2}, /* MDIO */
  58. {3, 5, 1, 0, 2}, /* MDC */
  59. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  60. };
  61. int fixed_sdram(void);
  62. phys_size_t initdram(int board_type)
  63. {
  64. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  65. u32 msize = 0;
  66. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  67. return -1;
  68. /* DDR SDRAM - Main SODIMM */
  69. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
  70. msize = fixed_sdram();
  71. /* return total bus SDRAM size(bytes) -- DDR */
  72. return (msize * 1024 * 1024);
  73. }
  74. /*************************************************************************
  75. * fixed sdram init -- doesn't use serial presence detect.
  76. ************************************************************************/
  77. int fixed_sdram(void)
  78. {
  79. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  80. u32 msize = 0;
  81. u32 ddr_size;
  82. u32 ddr_size_log2;
  83. msize = CONFIG_SYS_DDR_SIZE;
  84. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  85. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  86. if (ddr_size & 1) {
  87. return -1;
  88. }
  89. }
  90. im->sysconf.ddrlaw[0].ar =
  91. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  92. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
  93. im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
  94. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  95. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  96. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  97. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  98. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  99. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  100. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  101. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  102. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  103. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  104. __asm__ __volatile__ ("sync");
  105. udelay(200);
  106. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  107. __asm__ __volatile__ ("sync");
  108. return msize;
  109. }
  110. int checkboard(void)
  111. {
  112. puts("Board: Freescale MPC8323ERDB\n");
  113. return 0;
  114. }
  115. static struct pci_region pci_regions[] = {
  116. {
  117. bus_start: CONFIG_SYS_PCI1_MEM_BASE,
  118. phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
  119. size: CONFIG_SYS_PCI1_MEM_SIZE,
  120. flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
  121. },
  122. {
  123. bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
  124. phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
  125. size: CONFIG_SYS_PCI1_MMIO_SIZE,
  126. flags: PCI_REGION_MEM
  127. },
  128. {
  129. bus_start: CONFIG_SYS_PCI1_IO_BASE,
  130. phys_start: CONFIG_SYS_PCI1_IO_PHYS,
  131. size: CONFIG_SYS_PCI1_IO_SIZE,
  132. flags: PCI_REGION_IO
  133. }
  134. };
  135. void pci_init_board(void)
  136. {
  137. volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
  138. volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
  139. volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
  140. struct pci_region *reg[] = { pci_regions };
  141. /* Enable all 3 PCI_CLK_OUTPUTs. */
  142. clk->occr |= 0xe0000000;
  143. /* Configure PCI Local Access Windows */
  144. pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
  145. pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
  146. pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
  147. pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
  148. mpc83xx_pci_init(1, reg);
  149. }
  150. #if defined(CONFIG_OF_BOARD_SETUP)
  151. int ft_board_setup(void *blob, bd_t *bd)
  152. {
  153. ft_cpu_setup(blob, bd);
  154. #ifdef CONFIG_PCI
  155. ft_pci_setup(blob, bd);
  156. #endif
  157. return 0;
  158. }
  159. #endif
  160. #if defined(CONFIG_SYS_I2C_MAC_OFFSET)
  161. int mac_read_from_eeprom(void)
  162. {
  163. uchar buf[28];
  164. char str[18];
  165. int i = 0;
  166. unsigned int crc = 0;
  167. unsigned char enetvar[32];
  168. /* Read MAC addresses from EEPROM */
  169. if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, CONFIG_SYS_I2C_MAC_OFFSET, buf, 28)) {
  170. printf("\nEEPROM @ 0x%02x read FAILED!!!\n",
  171. CONFIG_SYS_I2C_EEPROM_ADDR);
  172. } else {
  173. uint32_t crc_buf;
  174. memcpy(&crc_buf, &buf[24], sizeof(uint32_t));
  175. if (crc32(crc, buf, 24) == crc_buf) {
  176. printf("Reading MAC from EEPROM\n");
  177. for (i = 0; i < 4; i++) {
  178. if (memcmp(&buf[i * 6], "\0\0\0\0\0\0", 6)) {
  179. sprintf(str,
  180. "%02X:%02X:%02X:%02X:%02X:%02X",
  181. buf[i * 6], buf[i * 6 + 1],
  182. buf[i * 6 + 2], buf[i * 6 + 3],
  183. buf[i * 6 + 4], buf[i * 6 + 5]);
  184. sprintf((char *)enetvar,
  185. i ? "eth%daddr" : "ethaddr", i);
  186. setenv((char *)enetvar, str);
  187. }
  188. }
  189. }
  190. }
  191. return 0;
  192. }
  193. #endif /* CONFIG_I2C_MAC_OFFSET */