ls2080aqds.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <malloc.h>
  8. #include <errno.h>
  9. #include <netdev.h>
  10. #include <fsl_ifc.h>
  11. #include <fsl_ddr.h>
  12. #include <asm/io.h>
  13. #include <fdt_support.h>
  14. #include <libfdt.h>
  15. #include <fsl-mc/fsl_mc.h>
  16. #include <environment.h>
  17. #include <i2c.h>
  18. #include <rtc.h>
  19. #include <asm/arch/soc.h>
  20. #include <hwconfig.h>
  21. #include <fsl_sec.h>
  22. #include "../common/qixis.h"
  23. #include "ls2080aqds_qixis.h"
  24. #define PIN_MUX_SEL_SDHC 0x00
  25. #define PIN_MUX_SEL_DSPI 0x0a
  26. #define SCFG_QSPICLKCTRL_DIV_20 (5 << 27)
  27. #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
  28. DECLARE_GLOBAL_DATA_PTR;
  29. enum {
  30. MUX_TYPE_SDHC,
  31. MUX_TYPE_DSPI,
  32. };
  33. unsigned long long get_qixis_addr(void)
  34. {
  35. unsigned long long addr;
  36. if (gd->flags & GD_FLG_RELOC)
  37. addr = QIXIS_BASE_PHYS;
  38. else
  39. addr = QIXIS_BASE_PHYS_EARLY;
  40. /*
  41. * IFC address under 256MB is mapped to 0x30000000, any address above
  42. * is mapped to 0x5_10000000 up to 4GB.
  43. */
  44. addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
  45. return addr;
  46. }
  47. int checkboard(void)
  48. {
  49. char buf[64];
  50. u8 sw;
  51. static const char *const freq[] = {"100", "125", "156.25",
  52. "100 separate SSCG"};
  53. int clock;
  54. cpu_name(buf);
  55. printf("Board: %s-QDS, ", buf);
  56. sw = QIXIS_READ(arch);
  57. printf("Board Arch: V%d, ", sw >> 4);
  58. printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
  59. memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
  60. sw = QIXIS_READ(brdcfg[0]);
  61. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  62. if (sw < 0x8)
  63. printf("vBank: %d\n", sw);
  64. else if (sw == 0x8)
  65. puts("PromJet\n");
  66. else if (sw == 0x9)
  67. puts("NAND\n");
  68. else if (sw == 0xf)
  69. puts("QSPI\n");
  70. else if (sw == 0x15)
  71. printf("IFCCard\n");
  72. else
  73. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  74. printf("FPGA: v%d (%s), build %d",
  75. (int)QIXIS_READ(scver), qixis_read_tag(buf),
  76. (int)qixis_read_minor());
  77. /* the timestamp string contains "\n" at the end */
  78. printf(" on %s", qixis_read_time(buf));
  79. /*
  80. * Display the actual SERDES reference clocks as configured by the
  81. * dip switches on the board. Note that the SWx registers could
  82. * technically be set to force the reference clocks to match the
  83. * values that the SERDES expects (or vice versa). For now, however,
  84. * we just display both values and hope the user notices when they
  85. * don't match.
  86. */
  87. puts("SERDES1 Reference : ");
  88. sw = QIXIS_READ(brdcfg[2]);
  89. clock = (sw >> 6) & 3;
  90. printf("Clock1 = %sMHz ", freq[clock]);
  91. clock = (sw >> 4) & 3;
  92. printf("Clock2 = %sMHz", freq[clock]);
  93. puts("\nSERDES2 Reference : ");
  94. clock = (sw >> 2) & 3;
  95. printf("Clock1 = %sMHz ", freq[clock]);
  96. clock = (sw >> 0) & 3;
  97. printf("Clock2 = %sMHz\n", freq[clock]);
  98. return 0;
  99. }
  100. unsigned long get_board_sys_clk(void)
  101. {
  102. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  103. switch (sysclk_conf & 0x0F) {
  104. case QIXIS_SYSCLK_83:
  105. return 83333333;
  106. case QIXIS_SYSCLK_100:
  107. return 100000000;
  108. case QIXIS_SYSCLK_125:
  109. return 125000000;
  110. case QIXIS_SYSCLK_133:
  111. return 133333333;
  112. case QIXIS_SYSCLK_150:
  113. return 150000000;
  114. case QIXIS_SYSCLK_160:
  115. return 160000000;
  116. case QIXIS_SYSCLK_166:
  117. return 166666666;
  118. }
  119. return 66666666;
  120. }
  121. unsigned long get_board_ddr_clk(void)
  122. {
  123. u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
  124. switch ((ddrclk_conf & 0x30) >> 4) {
  125. case QIXIS_DDRCLK_100:
  126. return 100000000;
  127. case QIXIS_DDRCLK_125:
  128. return 125000000;
  129. case QIXIS_DDRCLK_133:
  130. return 133333333;
  131. }
  132. return 66666666;
  133. }
  134. int select_i2c_ch_pca9547(u8 ch)
  135. {
  136. int ret;
  137. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  138. if (ret) {
  139. puts("PCA: failed to select proper channel\n");
  140. return ret;
  141. }
  142. return 0;
  143. }
  144. int config_board_mux(int ctrl_type)
  145. {
  146. u8 reg5;
  147. reg5 = QIXIS_READ(brdcfg[5]);
  148. switch (ctrl_type) {
  149. case MUX_TYPE_SDHC:
  150. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
  151. break;
  152. case MUX_TYPE_DSPI:
  153. reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
  154. break;
  155. default:
  156. printf("Wrong mux interface type\n");
  157. return -1;
  158. }
  159. QIXIS_WRITE(brdcfg[5], reg5);
  160. return 0;
  161. }
  162. int board_init(void)
  163. {
  164. char *env_hwconfig;
  165. u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
  166. u32 val;
  167. init_final_memctl_regs();
  168. val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
  169. env_hwconfig = getenv("hwconfig");
  170. if (hwconfig_f("dspi", env_hwconfig) &&
  171. DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
  172. config_board_mux(MUX_TYPE_DSPI);
  173. else
  174. config_board_mux(MUX_TYPE_SDHC);
  175. #if defined(CONFIG_NAND) && defined(CONFIG_FSL_QSPI)
  176. val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
  177. if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
  178. QIXIS_WRITE(brdcfg[9],
  179. (QIXIS_READ(brdcfg[9]) & 0xf8) |
  180. FSL_QIXIS_BRDCFG9_QSPI);
  181. #endif
  182. #ifdef CONFIG_ENV_IS_NOWHERE
  183. gd->env_addr = (ulong)&default_environment[0];
  184. #endif
  185. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  186. rtc_enable_32khz_output();
  187. return 0;
  188. }
  189. int board_early_init_f(void)
  190. {
  191. #ifdef CONFIG_SYS_I2C_EARLY_INIT
  192. i2c_early_init_f();
  193. #endif
  194. fsl_lsch3_early_init_f();
  195. #ifdef CONFIG_FSL_QSPI
  196. /* input clk: 1/2 platform clk, output: input/20 */
  197. out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20);
  198. #endif
  199. return 0;
  200. }
  201. void detail_board_ddr_info(void)
  202. {
  203. puts("\nDDR ");
  204. print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
  205. print_ddr_info(0);
  206. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  207. if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
  208. puts("\nDP-DDR ");
  209. print_size(gd->bd->bi_dram[2].size, "");
  210. print_ddr_info(CONFIG_DP_DDR_CTRL);
  211. }
  212. #endif
  213. }
  214. int dram_init(void)
  215. {
  216. gd->ram_size = initdram(0);
  217. return 0;
  218. }
  219. #if defined(CONFIG_ARCH_MISC_INIT)
  220. int arch_misc_init(void)
  221. {
  222. #ifdef CONFIG_FSL_CAAM
  223. sec_init();
  224. #endif
  225. return 0;
  226. }
  227. #endif
  228. #ifdef CONFIG_FSL_MC_ENET
  229. void fdt_fixup_board_enet(void *fdt)
  230. {
  231. int offset;
  232. offset = fdt_path_offset(fdt, "/soc/fsl-mc");
  233. if (offset < 0)
  234. offset = fdt_path_offset(fdt, "/fsl-mc");
  235. if (offset < 0) {
  236. printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
  237. __func__, offset);
  238. return;
  239. }
  240. if (get_mc_boot_status() == 0)
  241. fdt_status_okay(fdt, offset);
  242. else
  243. fdt_status_fail(fdt, offset);
  244. }
  245. void board_quiesce_devices(void)
  246. {
  247. fsl_mc_ldpaa_exit(gd->bd);
  248. }
  249. #endif
  250. #ifdef CONFIG_OF_BOARD_SETUP
  251. int ft_board_setup(void *blob, bd_t *bd)
  252. {
  253. u64 base[CONFIG_NR_DRAM_BANKS];
  254. u64 size[CONFIG_NR_DRAM_BANKS];
  255. ft_cpu_setup(blob, bd);
  256. /* fixup DT for the two GPP DDR banks */
  257. base[0] = gd->bd->bi_dram[0].start;
  258. size[0] = gd->bd->bi_dram[0].size;
  259. base[1] = gd->bd->bi_dram[1].start;
  260. size[1] = gd->bd->bi_dram[1].size;
  261. fdt_fixup_memory_banks(blob, base, size, 2);
  262. fsl_fdt_fixup_dr_usb(blob, bd);
  263. #ifdef CONFIG_FSL_MC_ENET
  264. fdt_fixup_board_enet(blob);
  265. #endif
  266. return 0;
  267. }
  268. #endif
  269. void qixis_dump_switch(void)
  270. {
  271. int i, nr_of_cfgsw;
  272. QIXIS_WRITE(cms[0], 0x00);
  273. nr_of_cfgsw = QIXIS_READ(cms[1]);
  274. puts("DIP switch settings dump:\n");
  275. for (i = 1; i <= nr_of_cfgsw; i++) {
  276. QIXIS_WRITE(cms[0], i);
  277. printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
  278. }
  279. }