ddr.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. #include <asm/arch/soc.h>
  10. #include "ddr.h"
  11. DECLARE_GLOBAL_DATA_PTR;
  12. void fsl_ddr_board_options(memctl_options_t *popts,
  13. dimm_params_t *pdimm,
  14. unsigned int ctrl_num)
  15. {
  16. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  17. u8 dq_mapping_0, dq_mapping_2, dq_mapping_3;
  18. #endif
  19. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  20. ulong ddr_freq;
  21. int slot;
  22. if (ctrl_num > 2) {
  23. printf("Not supported controller number %d\n", ctrl_num);
  24. return;
  25. }
  26. for (slot = 0; slot < CONFIG_DIMM_SLOTS_PER_CTLR; slot++) {
  27. if (pdimm[slot].n_ranks)
  28. break;
  29. }
  30. if (slot >= CONFIG_DIMM_SLOTS_PER_CTLR)
  31. return;
  32. /*
  33. * we use identical timing for all slots. If needed, change the code
  34. * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
  35. */
  36. if (popts->registered_dimm_en)
  37. pbsp = rdimms[ctrl_num];
  38. else
  39. pbsp = udimms[ctrl_num];
  40. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  41. * freqency and n_banks specified in board_specific_parameters table.
  42. */
  43. ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
  44. while (pbsp->datarate_mhz_high) {
  45. if (pbsp->n_ranks == pdimm[slot].n_ranks &&
  46. (pdimm[slot].rank_density >> 30) >= pbsp->rank_gb) {
  47. if (ddr_freq <= pbsp->datarate_mhz_high) {
  48. popts->clk_adjust = pbsp->clk_adjust;
  49. popts->wrlvl_start = pbsp->wrlvl_start;
  50. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  51. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  52. goto found;
  53. }
  54. pbsp_highest = pbsp;
  55. }
  56. pbsp++;
  57. }
  58. if (pbsp_highest) {
  59. printf("Error: board specific timing not found for data rate %lu MT/s\n"
  60. "Trying to use the highest speed (%u) parameters\n",
  61. ddr_freq, pbsp_highest->datarate_mhz_high);
  62. popts->clk_adjust = pbsp_highest->clk_adjust;
  63. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  64. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  65. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  66. } else {
  67. panic("DIMM is not supported by this board");
  68. }
  69. found:
  70. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
  71. "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
  72. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
  73. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
  74. pbsp->wrlvl_ctl_3);
  75. #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
  76. if (ctrl_num == CONFIG_DP_DDR_CTRL) {
  77. /* force DDR bus width to 32 bits */
  78. popts->data_bus_width = 1;
  79. popts->otf_burst_chop_en = 0;
  80. popts->burst_length = DDR_BL8;
  81. popts->bstopre = 0; /* enable auto precharge */
  82. /*
  83. * Layout optimization results byte mapping
  84. * Byte 0 -> Byte ECC
  85. * Byte 1 -> Byte 3
  86. * Byte 2 -> Byte 2
  87. * Byte 3 -> Byte 1
  88. * Byte ECC -> Byte 0
  89. */
  90. dq_mapping_0 = pdimm[slot].dq_mapping[0];
  91. dq_mapping_2 = pdimm[slot].dq_mapping[2];
  92. dq_mapping_3 = pdimm[slot].dq_mapping[3];
  93. pdimm[slot].dq_mapping[0] = pdimm[slot].dq_mapping[8];
  94. pdimm[slot].dq_mapping[1] = pdimm[slot].dq_mapping[9];
  95. pdimm[slot].dq_mapping[2] = pdimm[slot].dq_mapping[6];
  96. pdimm[slot].dq_mapping[3] = pdimm[slot].dq_mapping[7];
  97. pdimm[slot].dq_mapping[6] = dq_mapping_2;
  98. pdimm[slot].dq_mapping[7] = dq_mapping_3;
  99. pdimm[slot].dq_mapping[8] = dq_mapping_0;
  100. pdimm[slot].dq_mapping[9] = 0;
  101. pdimm[slot].dq_mapping[10] = 0;
  102. pdimm[slot].dq_mapping[11] = 0;
  103. pdimm[slot].dq_mapping[12] = 0;
  104. pdimm[slot].dq_mapping[13] = 0;
  105. pdimm[slot].dq_mapping[14] = 0;
  106. pdimm[slot].dq_mapping[15] = 0;
  107. pdimm[slot].dq_mapping[16] = 0;
  108. pdimm[slot].dq_mapping[17] = 0;
  109. }
  110. #endif
  111. /* To work at higher than 1333MT/s */
  112. popts->half_strength_driver_enable = 0;
  113. /*
  114. * Write leveling override
  115. */
  116. popts->wrlvl_override = 1;
  117. popts->wrlvl_sample = 0x0; /* 32 clocks */
  118. /*
  119. * Rtt and Rtt_WR override
  120. */
  121. popts->rtt_override = 0;
  122. /* Enable ZQ calibration */
  123. popts->zq_en = 1;
  124. if (ddr_freq < 2350) {
  125. if (pdimm[0].n_ranks == 2 && pdimm[1].n_ranks == 2) {
  126. /* four chip-selects */
  127. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  128. DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  129. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm);
  130. popts->twot_en = 1; /* enable 2T timing */
  131. } else {
  132. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  133. DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
  134. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
  135. DDR_CDR2_VREF_RANGE_2;
  136. }
  137. } else {
  138. popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
  139. DDR_CDR1_ODT(DDR_CDR_ODT_100ohm);
  140. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_100ohm) |
  141. DDR_CDR2_VREF_RANGE_2;
  142. }
  143. }
  144. phys_size_t initdram(int board_type)
  145. {
  146. phys_size_t dram_size;
  147. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  148. return fsl_ddr_sdram_size();
  149. #else
  150. puts("Initializing DDR....using SPD\n");
  151. dram_size = fsl_ddr_sdram();
  152. #endif
  153. return dram_size;
  154. }
  155. void dram_init_banksize(void)
  156. {
  157. #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
  158. phys_size_t dp_ddr_size;
  159. #endif
  160. /*
  161. * gd->arch.secure_ram tracks the location of secure memory.
  162. * It was set as if the memory starts from 0.
  163. * The address needs to add the offset of its bank.
  164. */
  165. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  166. if (gd->ram_size > CONFIG_SYS_LS2_DDR_BLOCK1_SIZE) {
  167. gd->bd->bi_dram[0].size = CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
  168. gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
  169. gd->bd->bi_dram[1].size = gd->ram_size -
  170. CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
  171. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  172. gd->arch.secure_ram = gd->bd->bi_dram[1].start +
  173. gd->arch.secure_ram -
  174. CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
  175. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  176. #endif
  177. } else {
  178. gd->bd->bi_dram[0].size = gd->ram_size;
  179. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  180. gd->arch.secure_ram = gd->bd->bi_dram[0].start +
  181. gd->arch.secure_ram;
  182. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  183. #endif
  184. }
  185. #ifdef CONFIG_SYS_DP_DDR_BASE_PHY
  186. if (soc_has_dp_ddr()) {
  187. /* initialize DP-DDR here */
  188. puts("DP-DDR: ");
  189. /*
  190. * DDR controller use 0 as the base address for binding.
  191. * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
  192. */
  193. dp_ddr_size = fsl_other_ddr_sdram(CONFIG_SYS_DP_DDR_BASE_PHY,
  194. CONFIG_DP_DDR_CTRL,
  195. CONFIG_DP_DDR_NUM_CTRLS,
  196. CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR,
  197. NULL, NULL, NULL);
  198. if (dp_ddr_size) {
  199. gd->bd->bi_dram[2].start = CONFIG_SYS_DP_DDR_BASE;
  200. gd->bd->bi_dram[2].size = dp_ddr_size;
  201. } else {
  202. puts("Not detected");
  203. }
  204. }
  205. #endif
  206. }