cpld.c 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * Copyright 2016 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Freescale LS1046ARDB board-specific CPLD controlling supports.
  7. */
  8. #include <common.h>
  9. #include <command.h>
  10. #include <asm/io.h>
  11. #include "cpld.h"
  12. u8 cpld_read(unsigned int reg)
  13. {
  14. void *p = (void *)CONFIG_SYS_CPLD_BASE;
  15. return in_8(p + reg);
  16. }
  17. void cpld_write(unsigned int reg, u8 value)
  18. {
  19. void *p = (void *)CONFIG_SYS_CPLD_BASE;
  20. out_8(p + reg, value);
  21. }
  22. /* Set the boot bank to the alternate bank */
  23. void cpld_set_altbank(void)
  24. {
  25. u16 reg = CPLD_CFG_RCW_SRC_QSPI;
  26. u8 reg4 = CPLD_READ(soft_mux_on);
  27. u8 reg5 = (u8)(reg >> 1);
  28. u8 reg6 = (u8)(reg & 1);
  29. u8 reg7 = CPLD_READ(vbank);
  30. cpld_rev_bit(&reg5);
  31. CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
  32. CPLD_WRITE(cfg_rcw_src1, reg5);
  33. CPLD_WRITE(cfg_rcw_src2, reg6);
  34. reg7 = (reg7 & ~CPLD_BANK_SEL_MASK) | CPLD_BANK_SEL_ALTBANK;
  35. CPLD_WRITE(vbank, reg7);
  36. CPLD_WRITE(system_rst, 1);
  37. }
  38. /* Set the boot bank to the default bank */
  39. void cpld_set_defbank(void)
  40. {
  41. u16 reg = CPLD_CFG_RCW_SRC_QSPI;
  42. u8 reg4 = CPLD_READ(soft_mux_on);
  43. u8 reg5 = (u8)(reg >> 1);
  44. u8 reg6 = (u8)(reg & 1);
  45. cpld_rev_bit(&reg5);
  46. CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
  47. CPLD_WRITE(cfg_rcw_src1, reg5);
  48. CPLD_WRITE(cfg_rcw_src2, reg6);
  49. CPLD_WRITE(vbank, 0);
  50. CPLD_WRITE(system_rst, 1);
  51. }
  52. void cpld_set_sd(void)
  53. {
  54. u16 reg = CPLD_CFG_RCW_SRC_SD;
  55. u8 reg5 = (u8)(reg >> 1);
  56. u8 reg6 = (u8)(reg & 1);
  57. cpld_rev_bit(&reg5);
  58. CPLD_WRITE(soft_mux_on, 1);
  59. CPLD_WRITE(cfg_rcw_src1, reg5);
  60. CPLD_WRITE(cfg_rcw_src2, reg6);
  61. CPLD_WRITE(system_rst, 1);
  62. }
  63. #ifdef DEBUG
  64. static void cpld_dump_regs(void)
  65. {
  66. printf("cpld_ver = %x\n", CPLD_READ(cpld_ver));
  67. printf("cpld_ver_sub = %x\n", CPLD_READ(cpld_ver_sub));
  68. printf("pcba_ver = %x\n", CPLD_READ(pcba_ver));
  69. printf("soft_mux_on = %x\n", CPLD_READ(soft_mux_on));
  70. printf("cfg_rcw_src1 = %x\n", CPLD_READ(cfg_rcw_src1));
  71. printf("cfg_rcw_src2 = %x\n", CPLD_READ(cfg_rcw_src2));
  72. printf("vbank = %x\n", CPLD_READ(vbank));
  73. printf("sysclk_sel = %x\n", CPLD_READ(sysclk_sel));
  74. printf("uart_sel = %x\n", CPLD_READ(uart_sel));
  75. printf("sd1refclk_sel = %x\n", CPLD_READ(sd1refclk_sel));
  76. printf("rgmii_1588_sel = %x\n", CPLD_READ(rgmii_1588_sel));
  77. printf("1588_clk_sel = %x\n", CPLD_READ(reg_1588_clk_sel));
  78. printf("status_led = %x\n", CPLD_READ(status_led));
  79. printf("sd_emmc = %x\n", CPLD_READ(sd_emmc));
  80. printf("vdd_en = %x\n", CPLD_READ(vdd_en));
  81. printf("vdd_sel = %x\n", CPLD_READ(vdd_sel));
  82. putc('\n');
  83. }
  84. #endif
  85. void cpld_rev_bit(unsigned char *value)
  86. {
  87. u8 rev_val, val;
  88. int i;
  89. val = *value;
  90. rev_val = val & 1;
  91. for (i = 1; i <= 7; i++) {
  92. val >>= 1;
  93. rev_val <<= 1;
  94. rev_val |= val & 1;
  95. }
  96. *value = rev_val;
  97. }
  98. int do_cpld(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  99. {
  100. int rc = 0;
  101. if (argc <= 1)
  102. return cmd_usage(cmdtp);
  103. if (strcmp(argv[1], "reset") == 0) {
  104. if (strcmp(argv[2], "altbank") == 0)
  105. cpld_set_altbank();
  106. else if (strcmp(argv[2], "sd") == 0)
  107. cpld_set_sd();
  108. else
  109. cpld_set_defbank();
  110. #ifdef DEBUG
  111. } else if (strcmp(argv[1], "dump") == 0) {
  112. cpld_dump_regs();
  113. #endif
  114. } else {
  115. rc = cmd_usage(cmdtp);
  116. }
  117. return rc;
  118. }
  119. U_BOOT_CMD(
  120. cpld, CONFIG_SYS_MAXARGS, 1, do_cpld,
  121. "Reset the board or alternate bank",
  122. "reset: reset to default bank\n"
  123. "cpld reset altbank: reset to alternate bank\n"
  124. "cpld reset sd: reset to boot from SD card\n"
  125. #ifdef DEBUG
  126. "cpld dump - display the CPLD registers\n"
  127. #endif
  128. );