ls1046aqds.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <fdt_support.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/fsl_serdes.h>
  12. #include <asm/arch/fdt.h>
  13. #include <asm/arch/soc.h>
  14. #include <ahci.h>
  15. #include <hwconfig.h>
  16. #include <mmc.h>
  17. #include <scsi.h>
  18. #include <fm_eth.h>
  19. #include <fsl_csu.h>
  20. #include <fsl_esdhc.h>
  21. #include <fsl_ifc.h>
  22. #include <spl.h>
  23. #include "../common/vid.h"
  24. #include "../common/qixis.h"
  25. #include "ls1046aqds_qixis.h"
  26. DECLARE_GLOBAL_DATA_PTR;
  27. enum {
  28. MUX_TYPE_GPIO,
  29. };
  30. int checkboard(void)
  31. {
  32. char buf[64];
  33. #ifndef CONFIG_SD_BOOT
  34. u8 sw;
  35. #endif
  36. puts("Board: LS1046AQDS, boot from ");
  37. #ifdef CONFIG_SD_BOOT
  38. puts("SD\n");
  39. #else
  40. sw = QIXIS_READ(brdcfg[0]);
  41. sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  42. if (sw < 0x8)
  43. printf("vBank: %d\n", sw);
  44. else if (sw == 0x8)
  45. puts("PromJet\n");
  46. else if (sw == 0x9)
  47. puts("NAND\n");
  48. else if (sw == 0xF)
  49. printf("QSPI\n");
  50. else
  51. printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
  52. #endif
  53. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x\n",
  54. QIXIS_READ(id), QIXIS_READ(arch));
  55. printf("FPGA: v%d (%s), build %d\n",
  56. (int)QIXIS_READ(scver), qixis_read_tag(buf),
  57. (int)qixis_read_minor());
  58. return 0;
  59. }
  60. bool if_board_diff_clk(void)
  61. {
  62. u8 diff_conf = QIXIS_READ(brdcfg[11]);
  63. return diff_conf & 0x40;
  64. }
  65. unsigned long get_board_sys_clk(void)
  66. {
  67. u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
  68. switch (sysclk_conf & 0x0f) {
  69. case QIXIS_SYSCLK_64:
  70. return 64000000;
  71. case QIXIS_SYSCLK_83:
  72. return 83333333;
  73. case QIXIS_SYSCLK_100:
  74. return 100000000;
  75. case QIXIS_SYSCLK_125:
  76. return 125000000;
  77. case QIXIS_SYSCLK_133:
  78. return 133333333;
  79. case QIXIS_SYSCLK_150:
  80. return 150000000;
  81. case QIXIS_SYSCLK_160:
  82. return 160000000;
  83. case QIXIS_SYSCLK_166:
  84. return 166666666;
  85. }
  86. return 66666666;
  87. }
  88. unsigned long get_board_ddr_clk(void)
  89. {
  90. u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
  91. if (if_board_diff_clk())
  92. return get_board_sys_clk();
  93. switch ((ddrclk_conf & 0x30) >> 4) {
  94. case QIXIS_DDRCLK_100:
  95. return 100000000;
  96. case QIXIS_DDRCLK_125:
  97. return 125000000;
  98. case QIXIS_DDRCLK_133:
  99. return 133333333;
  100. }
  101. return 66666666;
  102. }
  103. #ifdef CONFIG_LPUART
  104. u32 get_lpuart_clk(void)
  105. {
  106. return gd->bus_clk;
  107. }
  108. #endif
  109. int select_i2c_ch_pca9547(u8 ch)
  110. {
  111. int ret;
  112. ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
  113. if (ret) {
  114. puts("PCA: failed to select proper channel\n");
  115. return ret;
  116. }
  117. return 0;
  118. }
  119. int dram_init(void)
  120. {
  121. /*
  122. * When resuming from deep sleep, the I2C channel may not be
  123. * in the default channel. So, switch to the default channel
  124. * before accessing DDR SPD.
  125. */
  126. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  127. gd->ram_size = initdram(0);
  128. return 0;
  129. }
  130. int i2c_multiplexer_select_vid_channel(u8 channel)
  131. {
  132. return select_i2c_ch_pca9547(channel);
  133. }
  134. int board_early_init_f(void)
  135. {
  136. #ifdef CONFIG_HAS_FSL_XHCI_USB
  137. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  138. u32 usb_pwrfault;
  139. #endif
  140. #ifdef CONFIG_LPUART
  141. u8 uart;
  142. #endif
  143. #ifdef CONFIG_SYS_I2C_EARLY_INIT
  144. i2c_early_init_f();
  145. #endif
  146. fsl_lsch2_early_init_f();
  147. #ifdef CONFIG_HAS_FSL_XHCI_USB
  148. out_be32(&scfg->rcwpmuxcr0, 0x3333);
  149. out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
  150. usb_pwrfault = (SCFG_USBPWRFAULT_DEDICATED <<
  151. SCFG_USBPWRFAULT_USB3_SHIFT) |
  152. (SCFG_USBPWRFAULT_DEDICATED <<
  153. SCFG_USBPWRFAULT_USB2_SHIFT) |
  154. (SCFG_USBPWRFAULT_SHARED <<
  155. SCFG_USBPWRFAULT_USB1_SHIFT);
  156. out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
  157. #endif
  158. #ifdef CONFIG_LPUART
  159. /* We use lpuart0 as system console */
  160. uart = QIXIS_READ(brdcfg[14]);
  161. uart &= ~CFG_UART_MUX_MASK;
  162. uart |= CFG_LPUART_EN << CFG_UART_MUX_SHIFT;
  163. QIXIS_WRITE(brdcfg[14], uart);
  164. #endif
  165. return 0;
  166. }
  167. #ifdef CONFIG_FSL_DEEP_SLEEP
  168. /* determine if it is a warm boot */
  169. bool is_warm_boot(void)
  170. {
  171. #define DCFG_CCSR_CRSTSR_WDRFR (1 << 3)
  172. struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
  173. if (in_be32(&gur->crstsr) & DCFG_CCSR_CRSTSR_WDRFR)
  174. return 1;
  175. return 0;
  176. }
  177. #endif
  178. int config_board_mux(int ctrl_type)
  179. {
  180. u8 reg14;
  181. reg14 = QIXIS_READ(brdcfg[14]);
  182. switch (ctrl_type) {
  183. case MUX_TYPE_GPIO:
  184. reg14 = (reg14 & (~0x6)) | 0x2;
  185. break;
  186. default:
  187. puts("Unsupported mux interface type\n");
  188. return -1;
  189. }
  190. QIXIS_WRITE(brdcfg[14], reg14);
  191. return 0;
  192. }
  193. int config_serdes_mux(void)
  194. {
  195. return 0;
  196. }
  197. #ifdef CONFIG_MISC_INIT_R
  198. int misc_init_r(void)
  199. {
  200. if (hwconfig("gpio"))
  201. config_board_mux(MUX_TYPE_GPIO);
  202. return 0;
  203. }
  204. #endif
  205. int board_init(void)
  206. {
  207. select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
  208. #ifdef CONFIG_SYS_FSL_SERDES
  209. config_serdes_mux();
  210. #endif
  211. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  212. enable_layerscape_ns_access();
  213. #endif
  214. if (adjust_vdd(0))
  215. printf("Warning: Adjusting core voltage failed.\n");
  216. return 0;
  217. }
  218. #ifdef CONFIG_OF_BOARD_SETUP
  219. int ft_board_setup(void *blob, bd_t *bd)
  220. {
  221. u64 base[CONFIG_NR_DRAM_BANKS];
  222. u64 size[CONFIG_NR_DRAM_BANKS];
  223. u8 reg;
  224. /* fixup DT for the two DDR banks */
  225. base[0] = gd->bd->bi_dram[0].start;
  226. size[0] = gd->bd->bi_dram[0].size;
  227. base[1] = gd->bd->bi_dram[1].start;
  228. size[1] = gd->bd->bi_dram[1].size;
  229. fdt_fixup_memory_banks(blob, base, size, 2);
  230. ft_cpu_setup(blob, bd);
  231. #ifdef CONFIG_SYS_DPAA_FMAN
  232. fdt_fixup_fman_ethernet(blob);
  233. fdt_fixup_board_enet(blob);
  234. #endif
  235. reg = QIXIS_READ(brdcfg[0]);
  236. reg = (reg & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
  237. /* Disable IFC if QSPI is enabled */
  238. if (reg == 0xF)
  239. do_fixup_by_compat(blob, "fsl,ifc",
  240. "status", "disabled", 8 + 1, 1);
  241. return 0;
  242. }
  243. #endif
  244. u8 flash_read8(void *addr)
  245. {
  246. return __raw_readb(addr + 1);
  247. }
  248. void flash_write16(u16 val, void *addr)
  249. {
  250. u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
  251. __raw_writew(shftval, addr);
  252. }
  253. u16 flash_read16(void *addr)
  254. {
  255. u16 val = __raw_readw(addr);
  256. return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
  257. }