eth.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <netdev.h>
  9. #include <fdt_support.h>
  10. #include <fm_eth.h>
  11. #include <fsl_mdio.h>
  12. #include <fsl_dtsec.h>
  13. #include <malloc.h>
  14. #include <asm/arch/fsl_serdes.h>
  15. #include "../common/qixis.h"
  16. #include "../common/fman.h"
  17. #include "ls1046aqds_qixis.h"
  18. #define EMI_NONE 0xFF
  19. #define EMI1_RGMII1 0
  20. #define EMI1_RGMII2 1
  21. #define EMI1_SLOT1 2
  22. #define EMI1_SLOT2 3
  23. #define EMI1_SLOT4 4
  24. static int mdio_mux[NUM_FM_PORTS];
  25. static const char * const mdio_names[] = {
  26. "LS1046AQDS_MDIO_RGMII1",
  27. "LS1046AQDS_MDIO_RGMII2",
  28. "LS1046AQDS_MDIO_SLOT1",
  29. "LS1046AQDS_MDIO_SLOT2",
  30. "LS1046AQDS_MDIO_SLOT4",
  31. "NULL",
  32. };
  33. /* Map SerDes 1 & 2 lanes to default slot. */
  34. static u8 lane_to_slot[] = {1, 1, 1, 1, 0, 4, 0 , 0};
  35. static const char *ls1046aqds_mdio_name_for_muxval(u8 muxval)
  36. {
  37. return mdio_names[muxval];
  38. }
  39. struct mii_dev *mii_dev_for_muxval(u8 muxval)
  40. {
  41. struct mii_dev *bus;
  42. const char *name;
  43. if (muxval > EMI1_SLOT4)
  44. return NULL;
  45. name = ls1046aqds_mdio_name_for_muxval(muxval);
  46. if (!name) {
  47. printf("No bus for muxval %x\n", muxval);
  48. return NULL;
  49. }
  50. bus = miiphy_get_dev_by_name(name);
  51. if (!bus) {
  52. printf("No bus by name %s\n", name);
  53. return NULL;
  54. }
  55. return bus;
  56. }
  57. struct ls1046aqds_mdio {
  58. u8 muxval;
  59. struct mii_dev *realbus;
  60. };
  61. static void ls1046aqds_mux_mdio(u8 muxval)
  62. {
  63. u8 brdcfg4;
  64. if (muxval < 7) {
  65. brdcfg4 = QIXIS_READ(brdcfg[4]);
  66. brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
  67. brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
  68. QIXIS_WRITE(brdcfg[4], brdcfg4);
  69. }
  70. }
  71. static int ls1046aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
  72. int regnum)
  73. {
  74. struct ls1046aqds_mdio *priv = bus->priv;
  75. ls1046aqds_mux_mdio(priv->muxval);
  76. return priv->realbus->read(priv->realbus, addr, devad, regnum);
  77. }
  78. static int ls1046aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
  79. int regnum, u16 value)
  80. {
  81. struct ls1046aqds_mdio *priv = bus->priv;
  82. ls1046aqds_mux_mdio(priv->muxval);
  83. return priv->realbus->write(priv->realbus, addr, devad,
  84. regnum, value);
  85. }
  86. static int ls1046aqds_mdio_reset(struct mii_dev *bus)
  87. {
  88. struct ls1046aqds_mdio *priv = bus->priv;
  89. return priv->realbus->reset(priv->realbus);
  90. }
  91. static int ls1046aqds_mdio_init(char *realbusname, u8 muxval)
  92. {
  93. struct ls1046aqds_mdio *pmdio;
  94. struct mii_dev *bus = mdio_alloc();
  95. if (!bus) {
  96. printf("Failed to allocate ls1046aqds MDIO bus\n");
  97. return -1;
  98. }
  99. pmdio = malloc(sizeof(*pmdio));
  100. if (!pmdio) {
  101. printf("Failed to allocate ls1046aqds private data\n");
  102. free(bus);
  103. return -1;
  104. }
  105. bus->read = ls1046aqds_mdio_read;
  106. bus->write = ls1046aqds_mdio_write;
  107. bus->reset = ls1046aqds_mdio_reset;
  108. sprintf(bus->name, ls1046aqds_mdio_name_for_muxval(muxval));
  109. pmdio->realbus = miiphy_get_dev_by_name(realbusname);
  110. if (!pmdio->realbus) {
  111. printf("No bus with name %s\n", realbusname);
  112. free(bus);
  113. free(pmdio);
  114. return -1;
  115. }
  116. pmdio->muxval = muxval;
  117. bus->priv = pmdio;
  118. return mdio_register(bus);
  119. }
  120. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  121. enum fm_port port, int offset)
  122. {
  123. struct fixed_link f_link;
  124. if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
  125. switch (port) {
  126. case FM1_DTSEC9:
  127. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p1");
  128. break;
  129. case FM1_DTSEC10:
  130. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p2");
  131. break;
  132. case FM1_DTSEC5:
  133. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p3");
  134. break;
  135. case FM1_DTSEC6:
  136. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s1_p4");
  137. break;
  138. case FM1_DTSEC2:
  139. fdt_set_phy_handle(fdt, compat, addr, "sgmii_s4_p1");
  140. break;
  141. default:
  142. break;
  143. }
  144. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) {
  145. /* 2.5G SGMII interface */
  146. f_link.phy_id = cpu_to_fdt32(port);
  147. f_link.duplex = cpu_to_fdt32(1);
  148. f_link.link_speed = cpu_to_fdt32(1000);
  149. f_link.pause = 0;
  150. f_link.asym_pause = 0;
  151. /* no PHY for 2.5G SGMII on QDS */
  152. fdt_delprop(fdt, offset, "phy-handle");
  153. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  154. fdt_setprop_string(fdt, offset, "phy-connection-type",
  155. "sgmii-2500");
  156. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
  157. switch (port) {
  158. case FM1_DTSEC1:
  159. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p4");
  160. break;
  161. case FM1_DTSEC5:
  162. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p2");
  163. break;
  164. case FM1_DTSEC6:
  165. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p1");
  166. break;
  167. case FM1_DTSEC10:
  168. fdt_set_phy_handle(fdt, compat, addr, "qsgmii_s2_p3");
  169. break;
  170. default:
  171. break;
  172. }
  173. fdt_delprop(fdt, offset, "phy-connection-type");
  174. fdt_setprop_string(fdt, offset, "phy-connection-type",
  175. "qsgmii");
  176. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
  177. (port == FM1_10GEC1 || port == FM1_10GEC2)) {
  178. /* XFI interface */
  179. f_link.phy_id = cpu_to_fdt32(port);
  180. f_link.duplex = cpu_to_fdt32(1);
  181. f_link.link_speed = cpu_to_fdt32(10000);
  182. f_link.pause = 0;
  183. f_link.asym_pause = 0;
  184. /* no PHY for XFI */
  185. fdt_delprop(fdt, offset, "phy-handle");
  186. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  187. fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
  188. }
  189. }
  190. void fdt_fixup_board_enet(void *fdt)
  191. {
  192. int i;
  193. for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
  194. switch (fm_info_get_enet_if(i)) {
  195. case PHY_INTERFACE_MODE_SGMII:
  196. case PHY_INTERFACE_MODE_QSGMII:
  197. switch (mdio_mux[i]) {
  198. case EMI1_SLOT1:
  199. fdt_status_okay_by_alias(fdt, "emi1_slot1");
  200. break;
  201. case EMI1_SLOT2:
  202. fdt_status_okay_by_alias(fdt, "emi1_slot2");
  203. break;
  204. case EMI1_SLOT4:
  205. fdt_status_okay_by_alias(fdt, "emi1_slot4");
  206. break;
  207. default:
  208. break;
  209. }
  210. break;
  211. default:
  212. break;
  213. }
  214. }
  215. }
  216. int board_eth_init(bd_t *bis)
  217. {
  218. #ifdef CONFIG_FMAN_ENET
  219. int i, idx, lane, slot, interface;
  220. struct memac_mdio_info dtsec_mdio_info;
  221. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  222. u32 srds_s1, srds_s2;
  223. u8 brdcfg12;
  224. srds_s1 = in_be32(&gur->rcwsr[4]) &
  225. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  226. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  227. srds_s2 = in_be32(&gur->rcwsr[4]) &
  228. FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_MASK;
  229. srds_s2 >>= FSL_CHASSIS2_RCWSR4_SRDS2_PRTCL_SHIFT;
  230. /* Initialize the mdio_mux array so we can recognize empty elements */
  231. for (i = 0; i < NUM_FM_PORTS; i++)
  232. mdio_mux[i] = EMI_NONE;
  233. dtsec_mdio_info.regs =
  234. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  235. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  236. /* Register the 1G MDIO bus */
  237. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  238. /* Register the muxing front-ends to the MDIO buses */
  239. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
  240. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
  241. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
  242. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
  243. ls1046aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
  244. /* Set the two on-board RGMII PHY address */
  245. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
  246. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
  247. switch (srds_s1) {
  248. case 0x3333:
  249. /* SGMII on slot 1, MAC 9 */
  250. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  251. case 0x1333:
  252. case 0x2333:
  253. /* SGMII on slot 1, MAC 10 */
  254. fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
  255. case 0x1133:
  256. case 0x2233:
  257. /* SGMII on slot 1, MAC 5/6 */
  258. fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT3_PHY_ADDR);
  259. fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
  260. break;
  261. case 0x1040:
  262. case 0x2040:
  263. /* QSGMII on lane B, MAC 6/5/10/1 */
  264. fm_info_set_phy_address(FM1_DTSEC6,
  265. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  266. fm_info_set_phy_address(FM1_DTSEC5,
  267. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  268. fm_info_set_phy_address(FM1_DTSEC10,
  269. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  270. fm_info_set_phy_address(FM1_DTSEC1,
  271. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  272. break;
  273. case 0x3363:
  274. /* SGMII on slot 1, MAC 9/10 */
  275. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  276. fm_info_set_phy_address(FM1_DTSEC10, SGMII_CARD_PORT2_PHY_ADDR);
  277. case 0x1163:
  278. case 0x2263:
  279. case 0x2223:
  280. /* SGMII on slot 1, MAC 6 */
  281. fm_info_set_phy_address(FM1_DTSEC6, SGMII_CARD_PORT4_PHY_ADDR);
  282. break;
  283. default:
  284. printf("Invalid SerDes protocol 0x%x for LS1046AQDS\n",
  285. srds_s1);
  286. break;
  287. }
  288. if (srds_s2 == 0x5a59 || srds_s2 == 0x5a06)
  289. /* SGMII on slot 4, MAC 2 */
  290. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  291. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  292. idx = i - FM1_DTSEC1;
  293. interface = fm_info_get_enet_if(i);
  294. switch (interface) {
  295. case PHY_INTERFACE_MODE_SGMII:
  296. case PHY_INTERFACE_MODE_QSGMII:
  297. if (interface == PHY_INTERFACE_MODE_SGMII) {
  298. if (i == FM1_DTSEC5) {
  299. /* route lane 2 to slot1 so to have
  300. * one sgmii riser card supports
  301. * MAC5 and MAC6.
  302. */
  303. brdcfg12 = QIXIS_READ(brdcfg[12]);
  304. QIXIS_WRITE(brdcfg[12],
  305. brdcfg12 | 0x80);
  306. }
  307. lane = serdes_get_first_lane(FSL_SRDS_1,
  308. SGMII_FM1_DTSEC1 + idx);
  309. } else {
  310. /* clear the bit 7 to route lane B on slot2. */
  311. brdcfg12 = QIXIS_READ(brdcfg[12]);
  312. QIXIS_WRITE(brdcfg[12], brdcfg12 & 0x7f);
  313. lane = serdes_get_first_lane(FSL_SRDS_1,
  314. QSGMII_FM1_A);
  315. lane_to_slot[lane] = 2;
  316. }
  317. if (i == FM1_DTSEC2)
  318. lane = 5;
  319. if (lane < 0)
  320. break;
  321. slot = lane_to_slot[lane];
  322. debug("FM1@DTSEC%u expects SGMII in slot %u\n",
  323. idx + 1, slot);
  324. if (QIXIS_READ(present2) & (1 << (slot - 1)))
  325. fm_disable_port(i);
  326. switch (slot) {
  327. case 1:
  328. mdio_mux[i] = EMI1_SLOT1;
  329. fm_info_set_mdio(i, mii_dev_for_muxval(
  330. mdio_mux[i]));
  331. break;
  332. case 2:
  333. mdio_mux[i] = EMI1_SLOT2;
  334. fm_info_set_mdio(i, mii_dev_for_muxval(
  335. mdio_mux[i]));
  336. break;
  337. case 4:
  338. mdio_mux[i] = EMI1_SLOT4;
  339. fm_info_set_mdio(i, mii_dev_for_muxval(
  340. mdio_mux[i]));
  341. break;
  342. default:
  343. break;
  344. }
  345. break;
  346. case PHY_INTERFACE_MODE_RGMII:
  347. if (i == FM1_DTSEC3)
  348. mdio_mux[i] = EMI1_RGMII1;
  349. else if (i == FM1_DTSEC4)
  350. mdio_mux[i] = EMI1_RGMII2;
  351. fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
  352. break;
  353. default:
  354. break;
  355. }
  356. }
  357. cpu_eth_init(bis);
  358. #endif /* CONFIG_FMAN_ENET */
  359. return pci_eth_init(bis);
  360. }