ddr.h 1.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #ifndef __DDR_H__
  7. #define __DDR_H__
  8. extern void erratum_a008850_post(void);
  9. struct board_specific_parameters {
  10. u32 n_ranks;
  11. u32 datarate_mhz_high;
  12. u32 rank_gb;
  13. u32 clk_adjust;
  14. u32 wrlvl_start;
  15. u32 wrlvl_ctl_2;
  16. u32 wrlvl_ctl_3;
  17. u32 cpo_override;
  18. u32 write_data_delay;
  19. u32 force_2t;
  20. };
  21. /*
  22. * These tables contain all valid speeds we want to override with board
  23. * specific parameters. datarate_mhz_high values need to be in ascending order
  24. * for each n_ranks group.
  25. */
  26. static const struct board_specific_parameters udimm0[] = {
  27. /*
  28. * memory controller 0
  29. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
  30. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay |
  31. */
  32. #ifdef CONFIG_SYS_FSL_DDR4
  33. {1, 1666, 0, 12, 7, 0x07090800, 0x00000000,},
  34. {1, 1900, 0, 12, 7, 0x07090800, 0x00000000,},
  35. {1, 2200, 0, 12, 7, 0x07090800, 0x00000000,},
  36. #endif
  37. {}
  38. };
  39. static const struct board_specific_parameters *udimms[] = {
  40. udimm0,
  41. };
  42. #endif