cpld.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174
  1. /*
  2. * Copyright 2015 Freescale Semiconductor
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. *
  6. * Freescale LS1043ARDB board-specific CPLD controlling supports.
  7. */
  8. #include <common.h>
  9. #include <command.h>
  10. #include <asm/io.h>
  11. #include "cpld.h"
  12. u8 cpld_read(unsigned int reg)
  13. {
  14. void *p = (void *)CONFIG_SYS_CPLD_BASE;
  15. return in_8(p + reg);
  16. }
  17. void cpld_write(unsigned int reg, u8 value)
  18. {
  19. void *p = (void *)CONFIG_SYS_CPLD_BASE;
  20. out_8(p + reg, value);
  21. }
  22. /* Set the boot bank to the alternate bank */
  23. void cpld_set_altbank(void)
  24. {
  25. u16 reg = CPLD_CFG_RCW_SRC_NOR;
  26. u8 reg4 = CPLD_READ(soft_mux_on);
  27. u8 reg5 = (u8)(reg >> 1);
  28. u8 reg6 = (u8)(reg & 1);
  29. u8 reg7 = CPLD_READ(vbank);
  30. cpld_rev_bit(&reg5);
  31. CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
  32. CPLD_WRITE(cfg_rcw_src1, reg5);
  33. CPLD_WRITE(cfg_rcw_src2, reg6);
  34. reg7 = (reg7 & ~CPLD_BANK_SEL_MASK) | CPLD_BANK_SEL_ALTBANK;
  35. CPLD_WRITE(vbank, reg7);
  36. CPLD_WRITE(system_rst, 1);
  37. }
  38. /* Set the boot bank to the default bank */
  39. void cpld_set_defbank(void)
  40. {
  41. u16 reg = CPLD_CFG_RCW_SRC_NOR;
  42. u8 reg4 = CPLD_READ(soft_mux_on);
  43. u8 reg5 = (u8)(reg >> 1);
  44. u8 reg6 = (u8)(reg & 1);
  45. cpld_rev_bit(&reg5);
  46. CPLD_WRITE(soft_mux_on, reg4 | CPLD_SW_MUX_BANK_SEL | 1);
  47. CPLD_WRITE(cfg_rcw_src1, reg5);
  48. CPLD_WRITE(cfg_rcw_src2, reg6);
  49. CPLD_WRITE(vbank, 0);
  50. CPLD_WRITE(system_rst, 1);
  51. }
  52. void cpld_set_nand(void)
  53. {
  54. u16 reg = CPLD_CFG_RCW_SRC_NAND;
  55. u8 reg5 = (u8)(reg >> 1);
  56. u8 reg6 = (u8)(reg & 1);
  57. cpld_rev_bit(&reg5);
  58. CPLD_WRITE(soft_mux_on, 1);
  59. CPLD_WRITE(cfg_rcw_src1, reg5);
  60. CPLD_WRITE(cfg_rcw_src2, reg6);
  61. CPLD_WRITE(system_rst, 1);
  62. }
  63. void cpld_set_sd(void)
  64. {
  65. u16 reg = CPLD_CFG_RCW_SRC_SD;
  66. u8 reg5 = (u8)(reg >> 1);
  67. u8 reg6 = (u8)(reg & 1);
  68. cpld_rev_bit(&reg5);
  69. CPLD_WRITE(soft_mux_on, 1);
  70. CPLD_WRITE(cfg_rcw_src1, reg5);
  71. CPLD_WRITE(cfg_rcw_src2, reg6);
  72. CPLD_WRITE(system_rst, 1);
  73. }
  74. #ifdef DEBUG
  75. static void cpld_dump_regs(void)
  76. {
  77. printf("cpld_ver = %x\n", CPLD_READ(cpld_ver));
  78. printf("cpld_ver_sub = %x\n", CPLD_READ(cpld_ver_sub));
  79. printf("pcba_ver = %x\n", CPLD_READ(pcba_ver));
  80. printf("soft_mux_on = %x\n", CPLD_READ(soft_mux_on));
  81. printf("cfg_rcw_src1 = %x\n", CPLD_READ(cfg_rcw_src1));
  82. printf("cfg_rcw_src2 = %x\n", CPLD_READ(cfg_rcw_src2));
  83. printf("vbank = %x\n", CPLD_READ(vbank));
  84. printf("sysclk_sel = %x\n", CPLD_READ(sysclk_sel));
  85. printf("uart_sel = %x\n", CPLD_READ(uart_sel));
  86. printf("sd1refclk_sel = %x\n", CPLD_READ(sd1refclk_sel));
  87. printf("tdmclk_mux_sel = %x\n", CPLD_READ(tdmclk_mux_sel));
  88. printf("sdhc_spics_sel = %x\n", CPLD_READ(sdhc_spics_sel));
  89. printf("status_led = %x\n", CPLD_READ(status_led));
  90. putc('\n');
  91. }
  92. #endif
  93. void cpld_rev_bit(unsigned char *value)
  94. {
  95. u8 rev_val, val;
  96. int i;
  97. val = *value;
  98. rev_val = val & 1;
  99. for (i = 1; i <= 7; i++) {
  100. val >>= 1;
  101. rev_val <<= 1;
  102. rev_val |= val & 1;
  103. }
  104. *value = rev_val;
  105. }
  106. int do_cpld(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  107. {
  108. int rc = 0;
  109. if (argc <= 1)
  110. return cmd_usage(cmdtp);
  111. if (strcmp(argv[1], "reset") == 0) {
  112. if (strcmp(argv[2], "altbank") == 0)
  113. cpld_set_altbank();
  114. else if (strcmp(argv[2], "nand") == 0)
  115. cpld_set_nand();
  116. else if (strcmp(argv[2], "sd") == 0)
  117. cpld_set_sd();
  118. else
  119. cpld_set_defbank();
  120. #ifdef DEBUG
  121. } else if (strcmp(argv[1], "dump") == 0) {
  122. cpld_dump_regs();
  123. #endif
  124. } else {
  125. rc = cmd_usage(cmdtp);
  126. }
  127. return rc;
  128. }
  129. U_BOOT_CMD(
  130. cpld, CONFIG_SYS_MAXARGS, 1, do_cpld,
  131. "Reset the board or alternate bank",
  132. "reset: reset to default bank\n"
  133. "cpld reset altbank: reset to alternate bank\n"
  134. "cpld reset nand: reset to boot from NAND flash\n"
  135. "cpld reset sd: reset to boot from SD card\n"
  136. #ifdef DEBUG
  137. "cpld dump - display the CPLD registers\n"
  138. #endif
  139. );