eth.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <netdev.h>
  9. #include <fdt_support.h>
  10. #include <fm_eth.h>
  11. #include <fsl_mdio.h>
  12. #include <fsl_dtsec.h>
  13. #include <libfdt.h>
  14. #include <malloc.h>
  15. #include <asm/arch/fsl_serdes.h>
  16. #include "../common/qixis.h"
  17. #include "../common/fman.h"
  18. #include "ls1043aqds_qixis.h"
  19. #define EMI_NONE 0xFF
  20. #define EMI1_RGMII1 0
  21. #define EMI1_RGMII2 1
  22. #define EMI1_SLOT1 2
  23. #define EMI1_SLOT2 3
  24. #define EMI1_SLOT3 4
  25. #define EMI1_SLOT4 5
  26. #define EMI2 6
  27. static int mdio_mux[NUM_FM_PORTS];
  28. static const char * const mdio_names[] = {
  29. "LS1043AQDS_MDIO_RGMII1",
  30. "LS1043AQDS_MDIO_RGMII2",
  31. "LS1043AQDS_MDIO_SLOT1",
  32. "LS1043AQDS_MDIO_SLOT2",
  33. "LS1043AQDS_MDIO_SLOT3",
  34. "LS1043AQDS_MDIO_SLOT4",
  35. "NULL",
  36. };
  37. /* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
  38. static u8 lane_to_slot[] = {1, 2, 3, 4};
  39. static const char *ls1043aqds_mdio_name_for_muxval(u8 muxval)
  40. {
  41. return mdio_names[muxval];
  42. }
  43. struct mii_dev *mii_dev_for_muxval(u8 muxval)
  44. {
  45. struct mii_dev *bus;
  46. const char *name;
  47. if (muxval > EMI2)
  48. return NULL;
  49. name = ls1043aqds_mdio_name_for_muxval(muxval);
  50. if (!name) {
  51. printf("No bus for muxval %x\n", muxval);
  52. return NULL;
  53. }
  54. bus = miiphy_get_dev_by_name(name);
  55. if (!bus) {
  56. printf("No bus by name %s\n", name);
  57. return NULL;
  58. }
  59. return bus;
  60. }
  61. struct ls1043aqds_mdio {
  62. u8 muxval;
  63. struct mii_dev *realbus;
  64. };
  65. static void ls1043aqds_mux_mdio(u8 muxval)
  66. {
  67. u8 brdcfg4;
  68. if (muxval < 7) {
  69. brdcfg4 = QIXIS_READ(brdcfg[4]);
  70. brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
  71. brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
  72. QIXIS_WRITE(brdcfg[4], brdcfg4);
  73. }
  74. }
  75. static int ls1043aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
  76. int regnum)
  77. {
  78. struct ls1043aqds_mdio *priv = bus->priv;
  79. ls1043aqds_mux_mdio(priv->muxval);
  80. return priv->realbus->read(priv->realbus, addr, devad, regnum);
  81. }
  82. static int ls1043aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
  83. int regnum, u16 value)
  84. {
  85. struct ls1043aqds_mdio *priv = bus->priv;
  86. ls1043aqds_mux_mdio(priv->muxval);
  87. return priv->realbus->write(priv->realbus, addr, devad,
  88. regnum, value);
  89. }
  90. static int ls1043aqds_mdio_reset(struct mii_dev *bus)
  91. {
  92. struct ls1043aqds_mdio *priv = bus->priv;
  93. return priv->realbus->reset(priv->realbus);
  94. }
  95. static int ls1043aqds_mdio_init(char *realbusname, u8 muxval)
  96. {
  97. struct ls1043aqds_mdio *pmdio;
  98. struct mii_dev *bus = mdio_alloc();
  99. if (!bus) {
  100. printf("Failed to allocate ls1043aqds MDIO bus\n");
  101. return -1;
  102. }
  103. pmdio = malloc(sizeof(*pmdio));
  104. if (!pmdio) {
  105. printf("Failed to allocate ls1043aqds private data\n");
  106. free(bus);
  107. return -1;
  108. }
  109. bus->read = ls1043aqds_mdio_read;
  110. bus->write = ls1043aqds_mdio_write;
  111. bus->reset = ls1043aqds_mdio_reset;
  112. strcpy(bus->name, ls1043aqds_mdio_name_for_muxval(muxval));
  113. pmdio->realbus = miiphy_get_dev_by_name(realbusname);
  114. if (!pmdio->realbus) {
  115. printf("No bus with name %s\n", realbusname);
  116. free(bus);
  117. free(pmdio);
  118. return -1;
  119. }
  120. pmdio->muxval = muxval;
  121. bus->priv = pmdio;
  122. return mdio_register(bus);
  123. }
  124. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  125. enum fm_port port, int offset)
  126. {
  127. struct fixed_link f_link;
  128. if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
  129. if (port == FM1_DTSEC9) {
  130. fdt_set_phy_handle(fdt, compat, addr,
  131. "sgmii_riser_s1_p1");
  132. } else if (port == FM1_DTSEC2) {
  133. fdt_set_phy_handle(fdt, compat, addr,
  134. "sgmii_riser_s2_p1");
  135. } else if (port == FM1_DTSEC5) {
  136. fdt_set_phy_handle(fdt, compat, addr,
  137. "sgmii_riser_s3_p1");
  138. } else if (port == FM1_DTSEC6) {
  139. fdt_set_phy_handle(fdt, compat, addr,
  140. "sgmii_riser_s4_p1");
  141. }
  142. } else if (fm_info_get_enet_if(port) ==
  143. PHY_INTERFACE_MODE_SGMII_2500) {
  144. /* 2.5G SGMII interface */
  145. f_link.phy_id = cpu_to_fdt32(port);
  146. f_link.duplex = cpu_to_fdt32(1);
  147. f_link.link_speed = cpu_to_fdt32(1000);
  148. f_link.pause = 0;
  149. f_link.asym_pause = 0;
  150. /* no PHY for 2.5G SGMII */
  151. fdt_delprop(fdt, offset, "phy-handle");
  152. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  153. fdt_setprop_string(fdt, offset, "phy-connection-type",
  154. "sgmii-2500");
  155. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
  156. switch (mdio_mux[port]) {
  157. case EMI1_SLOT1:
  158. switch (port) {
  159. case FM1_DTSEC1:
  160. fdt_set_phy_handle(fdt, compat, addr,
  161. "qsgmii_s1_p1");
  162. break;
  163. case FM1_DTSEC2:
  164. fdt_set_phy_handle(fdt, compat, addr,
  165. "qsgmii_s1_p2");
  166. break;
  167. case FM1_DTSEC5:
  168. fdt_set_phy_handle(fdt, compat, addr,
  169. "qsgmii_s1_p3");
  170. break;
  171. case FM1_DTSEC6:
  172. fdt_set_phy_handle(fdt, compat, addr,
  173. "qsgmii_s1_p4");
  174. break;
  175. default:
  176. break;
  177. }
  178. break;
  179. case EMI1_SLOT2:
  180. switch (port) {
  181. case FM1_DTSEC1:
  182. fdt_set_phy_handle(fdt, compat, addr,
  183. "qsgmii_s2_p1");
  184. break;
  185. case FM1_DTSEC2:
  186. fdt_set_phy_handle(fdt, compat, addr,
  187. "qsgmii_s2_p2");
  188. break;
  189. case FM1_DTSEC5:
  190. fdt_set_phy_handle(fdt, compat, addr,
  191. "qsgmii_s2_p3");
  192. break;
  193. case FM1_DTSEC6:
  194. fdt_set_phy_handle(fdt, compat, addr,
  195. "qsgmii_s2_p4");
  196. break;
  197. default:
  198. break;
  199. }
  200. break;
  201. default:
  202. break;
  203. }
  204. fdt_delprop(fdt, offset, "phy-connection-type");
  205. fdt_setprop_string(fdt, offset, "phy-connection-type",
  206. "qsgmii");
  207. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
  208. port == FM1_10GEC1) {
  209. /* XFI interface */
  210. f_link.phy_id = cpu_to_fdt32(port);
  211. f_link.duplex = cpu_to_fdt32(1);
  212. f_link.link_speed = cpu_to_fdt32(10000);
  213. f_link.pause = 0;
  214. f_link.asym_pause = 0;
  215. /* no PHY for XFI */
  216. fdt_delprop(fdt, offset, "phy-handle");
  217. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  218. fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
  219. }
  220. }
  221. void fdt_fixup_board_enet(void *fdt)
  222. {
  223. int i;
  224. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  225. u32 srds_s1;
  226. srds_s1 = in_be32(&gur->rcwsr[4]) &
  227. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  228. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  229. for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
  230. switch (fm_info_get_enet_if(i)) {
  231. case PHY_INTERFACE_MODE_SGMII:
  232. case PHY_INTERFACE_MODE_QSGMII:
  233. switch (mdio_mux[i]) {
  234. case EMI1_SLOT1:
  235. fdt_status_okay_by_alias(fdt, "emi1_slot1");
  236. break;
  237. case EMI1_SLOT2:
  238. fdt_status_okay_by_alias(fdt, "emi1_slot2");
  239. break;
  240. case EMI1_SLOT3:
  241. fdt_status_okay_by_alias(fdt, "emi1_slot3");
  242. break;
  243. case EMI1_SLOT4:
  244. fdt_status_okay_by_alias(fdt, "emi1_slot4");
  245. break;
  246. default:
  247. break;
  248. }
  249. break;
  250. case PHY_INTERFACE_MODE_XGMII:
  251. break;
  252. default:
  253. break;
  254. }
  255. }
  256. }
  257. int board_eth_init(bd_t *bis)
  258. {
  259. #ifdef CONFIG_FMAN_ENET
  260. int i, idx, lane, slot, interface;
  261. struct memac_mdio_info dtsec_mdio_info;
  262. struct memac_mdio_info tgec_mdio_info;
  263. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  264. u32 srds_s1;
  265. srds_s1 = in_be32(&gur->rcwsr[4]) &
  266. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  267. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  268. /* Initialize the mdio_mux array so we can recognize empty elements */
  269. for (i = 0; i < NUM_FM_PORTS; i++)
  270. mdio_mux[i] = EMI_NONE;
  271. dtsec_mdio_info.regs =
  272. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  273. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  274. /* Register the 1G MDIO bus */
  275. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  276. tgec_mdio_info.regs =
  277. (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  278. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  279. /* Register the 10G MDIO bus */
  280. fm_memac_mdio_init(bis, &tgec_mdio_info);
  281. /* Register the muxing front-ends to the MDIO buses */
  282. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
  283. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
  284. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
  285. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
  286. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
  287. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
  288. ls1043aqds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
  289. /* Set the two on-board RGMII PHY address */
  290. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
  291. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
  292. switch (srds_s1) {
  293. case 0x2555:
  294. /* 2.5G SGMII on lane A, MAC 9 */
  295. fm_info_set_phy_address(FM1_DTSEC9, 9);
  296. break;
  297. case 0x4555:
  298. case 0x4558:
  299. /* QSGMII on lane A, MAC 1/2/5/6 */
  300. fm_info_set_phy_address(FM1_DTSEC1,
  301. QSGMII_CARD_PORT1_PHY_ADDR_S1);
  302. fm_info_set_phy_address(FM1_DTSEC2,
  303. QSGMII_CARD_PORT2_PHY_ADDR_S1);
  304. fm_info_set_phy_address(FM1_DTSEC5,
  305. QSGMII_CARD_PORT3_PHY_ADDR_S1);
  306. fm_info_set_phy_address(FM1_DTSEC6,
  307. QSGMII_CARD_PORT4_PHY_ADDR_S1);
  308. break;
  309. case 0x1355:
  310. /* SGMII on lane B, MAC 2*/
  311. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  312. break;
  313. case 0x2355:
  314. /* 2.5G SGMII on lane A, MAC 9 */
  315. fm_info_set_phy_address(FM1_DTSEC9, 9);
  316. /* SGMII on lane B, MAC 2*/
  317. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  318. break;
  319. case 0x3335:
  320. /* SGMII on lane C, MAC 5 */
  321. fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT1_PHY_ADDR);
  322. case 0x3355:
  323. case 0x3358:
  324. /* SGMII on lane B, MAC 2 */
  325. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  326. case 0x3555:
  327. case 0x3558:
  328. /* SGMII on lane A, MAC 9 */
  329. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  330. break;
  331. case 0x1455:
  332. /* QSGMII on lane B, MAC 1/2/5/6 */
  333. fm_info_set_phy_address(FM1_DTSEC1,
  334. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  335. fm_info_set_phy_address(FM1_DTSEC2,
  336. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  337. fm_info_set_phy_address(FM1_DTSEC5,
  338. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  339. fm_info_set_phy_address(FM1_DTSEC6,
  340. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  341. break;
  342. case 0x2455:
  343. /* 2.5G SGMII on lane A, MAC 9 */
  344. fm_info_set_phy_address(FM1_DTSEC9, 9);
  345. /* QSGMII on lane B, MAC 1/2/5/6 */
  346. fm_info_set_phy_address(FM1_DTSEC1,
  347. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  348. fm_info_set_phy_address(FM1_DTSEC2,
  349. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  350. fm_info_set_phy_address(FM1_DTSEC5,
  351. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  352. fm_info_set_phy_address(FM1_DTSEC6,
  353. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  354. break;
  355. case 0x2255:
  356. /* 2.5G SGMII on lane A, MAC 9 */
  357. fm_info_set_phy_address(FM1_DTSEC9, 9);
  358. /* 2.5G SGMII on lane B, MAC 2 */
  359. fm_info_set_phy_address(FM1_DTSEC2, 2);
  360. break;
  361. case 0x3333:
  362. /* SGMII on lane A/B/C/D, MAC 9/2/5/6 */
  363. fm_info_set_phy_address(FM1_DTSEC9,
  364. SGMII_CARD_PORT1_PHY_ADDR);
  365. fm_info_set_phy_address(FM1_DTSEC2,
  366. SGMII_CARD_PORT1_PHY_ADDR);
  367. fm_info_set_phy_address(FM1_DTSEC5,
  368. SGMII_CARD_PORT1_PHY_ADDR);
  369. fm_info_set_phy_address(FM1_DTSEC6,
  370. SGMII_CARD_PORT1_PHY_ADDR);
  371. break;
  372. default:
  373. printf("Invalid SerDes protocol 0x%x for LS1043AQDS\n",
  374. srds_s1);
  375. break;
  376. }
  377. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  378. idx = i - FM1_DTSEC1;
  379. interface = fm_info_get_enet_if(i);
  380. switch (interface) {
  381. case PHY_INTERFACE_MODE_SGMII:
  382. case PHY_INTERFACE_MODE_SGMII_2500:
  383. case PHY_INTERFACE_MODE_QSGMII:
  384. if (interface == PHY_INTERFACE_MODE_SGMII) {
  385. lane = serdes_get_first_lane(FSL_SRDS_1,
  386. SGMII_FM1_DTSEC1 + idx);
  387. } else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
  388. lane = serdes_get_first_lane(FSL_SRDS_1,
  389. SGMII_2500_FM1_DTSEC1 + idx);
  390. } else {
  391. lane = serdes_get_first_lane(FSL_SRDS_1,
  392. QSGMII_FM1_A);
  393. }
  394. if (lane < 0)
  395. break;
  396. slot = lane_to_slot[lane];
  397. debug("FM1@DTSEC%u expects SGMII in slot %u\n",
  398. idx + 1, slot);
  399. if (QIXIS_READ(present2) & (1 << (slot - 1)))
  400. fm_disable_port(i);
  401. switch (slot) {
  402. case 1:
  403. mdio_mux[i] = EMI1_SLOT1;
  404. fm_info_set_mdio(i, mii_dev_for_muxval(
  405. mdio_mux[i]));
  406. break;
  407. case 2:
  408. mdio_mux[i] = EMI1_SLOT2;
  409. fm_info_set_mdio(i, mii_dev_for_muxval(
  410. mdio_mux[i]));
  411. break;
  412. case 3:
  413. mdio_mux[i] = EMI1_SLOT3;
  414. fm_info_set_mdio(i, mii_dev_for_muxval(
  415. mdio_mux[i]));
  416. break;
  417. case 4:
  418. mdio_mux[i] = EMI1_SLOT4;
  419. fm_info_set_mdio(i, mii_dev_for_muxval(
  420. mdio_mux[i]));
  421. break;
  422. default:
  423. break;
  424. }
  425. break;
  426. case PHY_INTERFACE_MODE_RGMII:
  427. if (i == FM1_DTSEC3)
  428. mdio_mux[i] = EMI1_RGMII1;
  429. else if (i == FM1_DTSEC4)
  430. mdio_mux[i] = EMI1_RGMII2;
  431. fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. cpu_eth_init(bis);
  438. #endif /* CONFIG_FMAN_ENET */
  439. return pci_eth_init(bis);
  440. }