ddr.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * Copyright 2015 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <fsl_ddr_sdram.h>
  8. #include <fsl_ddr_dimm_params.h>
  9. #ifdef CONFIG_FSL_DEEP_SLEEP
  10. #include <fsl_sleep.h>
  11. #endif
  12. #include "ddr.h"
  13. DECLARE_GLOBAL_DATA_PTR;
  14. void fsl_ddr_board_options(memctl_options_t *popts,
  15. dimm_params_t *pdimm,
  16. unsigned int ctrl_num)
  17. {
  18. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  19. ulong ddr_freq;
  20. if (ctrl_num > 3) {
  21. printf("Not supported controller number %d\n", ctrl_num);
  22. return;
  23. }
  24. if (!pdimm->n_ranks)
  25. return;
  26. pbsp = udimms[0];
  27. /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
  28. * freqency and n_banks specified in board_specific_parameters table.
  29. */
  30. ddr_freq = get_ddr_freq(0) / 1000000;
  31. while (pbsp->datarate_mhz_high) {
  32. if (pbsp->n_ranks == pdimm->n_ranks) {
  33. if (ddr_freq <= pbsp->datarate_mhz_high) {
  34. popts->clk_adjust = pbsp->clk_adjust;
  35. popts->wrlvl_start = pbsp->wrlvl_start;
  36. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  37. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  38. popts->cpo_override = pbsp->cpo_override;
  39. popts->write_data_delay =
  40. pbsp->write_data_delay;
  41. goto found;
  42. }
  43. pbsp_highest = pbsp;
  44. }
  45. pbsp++;
  46. }
  47. if (pbsp_highest) {
  48. printf("Error: board specific timing not found for %lu MT/s\n",
  49. ddr_freq);
  50. printf("Trying to use the highest speed (%u) parameters\n",
  51. pbsp_highest->datarate_mhz_high);
  52. popts->clk_adjust = pbsp_highest->clk_adjust;
  53. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  54. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  55. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  56. } else {
  57. panic("DIMM is not supported by this board");
  58. }
  59. found:
  60. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  61. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  62. /* force DDR bus width to 32 bits */
  63. popts->data_bus_width = 1;
  64. popts->otf_burst_chop_en = 0;
  65. popts->burst_length = DDR_BL8;
  66. popts->bstopre = 0; /* enable auto precharge */
  67. /*
  68. * Factors to consider for half-strength driver enable:
  69. * - number of DIMMs installed
  70. */
  71. popts->half_strength_driver_enable = 1;
  72. /*
  73. * Write leveling override
  74. */
  75. popts->wrlvl_override = 1;
  76. popts->wrlvl_sample = 0xf;
  77. /*
  78. * Rtt and Rtt_WR override
  79. */
  80. popts->rtt_override = 0;
  81. /* Enable ZQ calibration */
  82. popts->zq_en = 1;
  83. #ifdef CONFIG_SYS_FSL_DDR4
  84. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
  85. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
  86. DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
  87. /* optimize cpo for erratum A-009942 */
  88. popts->cpo_sample = 0x59;
  89. #else
  90. popts->cswl_override = DDR_CSWL_CS0;
  91. /* DHC_EN =1, ODT = 75 Ohm */
  92. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
  93. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
  94. #endif
  95. }
  96. phys_size_t initdram(int board_type)
  97. {
  98. phys_size_t dram_size;
  99. #if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
  100. return fsl_ddr_sdram_size();
  101. #else
  102. puts("Initializing DDR....using SPD\n");
  103. dram_size = fsl_ddr_sdram();
  104. #endif
  105. erratum_a008850_post();
  106. #ifdef CONFIG_FSL_DEEP_SLEEP
  107. fsl_dp_ddr_restore();
  108. #endif
  109. return dram_size;
  110. }
  111. void dram_init_banksize(void)
  112. {
  113. /*
  114. * gd->arch.secure_ram tracks the location of secure memory.
  115. * It was set as if the memory starts from 0.
  116. * The address needs to add the offset of its bank.
  117. */
  118. gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
  119. if (gd->ram_size > CONFIG_SYS_DDR_BLOCK1_SIZE) {
  120. gd->bd->bi_dram[0].size = CONFIG_SYS_DDR_BLOCK1_SIZE;
  121. gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
  122. gd->bd->bi_dram[1].size = gd->ram_size -
  123. CONFIG_SYS_DDR_BLOCK1_SIZE;
  124. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  125. gd->arch.secure_ram = gd->bd->bi_dram[1].start +
  126. gd->arch.secure_ram -
  127. CONFIG_SYS_DDR_BLOCK1_SIZE;
  128. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  129. #endif
  130. } else {
  131. gd->bd->bi_dram[0].size = gd->ram_size;
  132. #ifdef CONFIG_SYS_MEM_RESERVE_SECURE
  133. gd->arch.secure_ram = gd->bd->bi_dram[0].start +
  134. gd->arch.secure_ram;
  135. gd->arch.secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
  136. #endif
  137. }
  138. }