ls1021atwr.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770
  1. /*
  2. * Copyright 2014 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/immap_ls102xa.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/fsl_serdes.h>
  12. #include <asm/arch/ls102xa_devdis.h>
  13. #include <asm/arch/ls102xa_soc.h>
  14. #include <asm/arch/ls102xa_sata.h>
  15. #include <hwconfig.h>
  16. #include <mmc.h>
  17. #include <fsl_csu.h>
  18. #include <fsl_esdhc.h>
  19. #include <fsl_ifc.h>
  20. #include <fsl_immap.h>
  21. #include <netdev.h>
  22. #include <fsl_mdio.h>
  23. #include <tsec.h>
  24. #include <fsl_sec.h>
  25. #include <fsl_devdis.h>
  26. #include <spl.h>
  27. #include "../common/sleep.h"
  28. #ifdef CONFIG_U_QE
  29. #include <fsl_qe.h>
  30. #endif
  31. #include <fsl_validate.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. #define VERSION_MASK 0x00FF
  34. #define BANK_MASK 0x0001
  35. #define CONFIG_RESET 0x1
  36. #define INIT_RESET 0x1
  37. #define CPLD_SET_MUX_SERDES 0x20
  38. #define CPLD_SET_BOOT_BANK 0x40
  39. #define BOOT_FROM_UPPER_BANK 0x0
  40. #define BOOT_FROM_LOWER_BANK 0x1
  41. #define LANEB_SATA (0x01)
  42. #define LANEB_SGMII1 (0x02)
  43. #define LANEC_SGMII1 (0x04)
  44. #define LANEC_PCIEX1 (0x08)
  45. #define LANED_PCIEX2 (0x10)
  46. #define LANED_SGMII2 (0x20)
  47. #define MASK_LANE_B 0x1
  48. #define MASK_LANE_C 0x2
  49. #define MASK_LANE_D 0x4
  50. #define MASK_SGMII 0x8
  51. #define KEEP_STATUS 0x0
  52. #define NEED_RESET 0x1
  53. #define SOFT_MUX_ON_I2C3_IFC 0x2
  54. #define SOFT_MUX_ON_CAN3_USB2 0x8
  55. #define SOFT_MUX_ON_QE_LCD 0x10
  56. #define PIN_I2C3_IFC_MUX_I2C3 0x0
  57. #define PIN_I2C3_IFC_MUX_IFC 0x1
  58. #define PIN_CAN3_USB2_MUX_USB2 0x0
  59. #define PIN_CAN3_USB2_MUX_CAN3 0x1
  60. #define PIN_QE_LCD_MUX_LCD 0x0
  61. #define PIN_QE_LCD_MUX_QE 0x1
  62. struct cpld_data {
  63. u8 cpld_ver; /* cpld revision */
  64. u8 cpld_ver_sub; /* cpld sub revision */
  65. u8 pcba_ver; /* pcb revision number */
  66. u8 system_rst; /* reset system by cpld */
  67. u8 soft_mux_on; /* CPLD override physical switches Enable */
  68. u8 cfg_rcw_src1; /* Reset config word 1 */
  69. u8 cfg_rcw_src2; /* Reset config word 2 */
  70. u8 vbank; /* Flash bank selection Control */
  71. u8 gpio; /* GPIO for TWR-ELEV */
  72. u8 i2c3_ifc_mux;
  73. u8 mux_spi2;
  74. u8 can3_usb2_mux; /* CAN3 and USB2 Selection */
  75. u8 qe_lcd_mux; /* QE and LCD Selection */
  76. u8 serdes_mux; /* Multiplexed pins for SerDes Lanes */
  77. u8 global_rst; /* reset with init CPLD reg to default */
  78. u8 rev1; /* Reserved */
  79. u8 rev2; /* Reserved */
  80. };
  81. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  82. static void convert_serdes_mux(int type, int need_reset);
  83. void cpld_show(void)
  84. {
  85. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  86. printf("CPLD: V%x.%x\nPCBA: V%x.0\nVBank: %d\n",
  87. in_8(&cpld_data->cpld_ver) & VERSION_MASK,
  88. in_8(&cpld_data->cpld_ver_sub) & VERSION_MASK,
  89. in_8(&cpld_data->pcba_ver) & VERSION_MASK,
  90. in_8(&cpld_data->vbank) & BANK_MASK);
  91. #ifdef CONFIG_DEBUG
  92. printf("soft_mux_on =%x\n",
  93. in_8(&cpld_data->soft_mux_on));
  94. printf("cfg_rcw_src1 =%x\n",
  95. in_8(&cpld_data->cfg_rcw_src1));
  96. printf("cfg_rcw_src2 =%x\n",
  97. in_8(&cpld_data->cfg_rcw_src2));
  98. printf("vbank =%x\n",
  99. in_8(&cpld_data->vbank));
  100. printf("gpio =%x\n",
  101. in_8(&cpld_data->gpio));
  102. printf("i2c3_ifc_mux =%x\n",
  103. in_8(&cpld_data->i2c3_ifc_mux));
  104. printf("mux_spi2 =%x\n",
  105. in_8(&cpld_data->mux_spi2));
  106. printf("can3_usb2_mux =%x\n",
  107. in_8(&cpld_data->can3_usb2_mux));
  108. printf("qe_lcd_mux =%x\n",
  109. in_8(&cpld_data->qe_lcd_mux));
  110. printf("serdes_mux =%x\n",
  111. in_8(&cpld_data->serdes_mux));
  112. #endif
  113. }
  114. #endif
  115. int checkboard(void)
  116. {
  117. puts("Board: LS1021ATWR\n");
  118. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  119. cpld_show();
  120. #endif
  121. return 0;
  122. }
  123. void ddrmc_init(void)
  124. {
  125. struct ccsr_ddr *ddr = (struct ccsr_ddr *)CONFIG_SYS_FSL_DDR_ADDR;
  126. u32 temp_sdram_cfg, tmp;
  127. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG);
  128. out_be32(&ddr->cs0_bnds, DDR_CS0_BNDS);
  129. out_be32(&ddr->cs0_config, DDR_CS0_CONFIG);
  130. out_be32(&ddr->timing_cfg_0, DDR_TIMING_CFG_0);
  131. out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1);
  132. out_be32(&ddr->timing_cfg_2, DDR_TIMING_CFG_2);
  133. out_be32(&ddr->timing_cfg_3, DDR_TIMING_CFG_3);
  134. out_be32(&ddr->timing_cfg_4, DDR_TIMING_CFG_4);
  135. out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5);
  136. #ifdef CONFIG_DEEP_SLEEP
  137. if (is_warm_boot()) {
  138. out_be32(&ddr->sdram_cfg_2,
  139. DDR_SDRAM_CFG_2 & ~SDRAM_CFG2_D_INIT);
  140. out_be32(&ddr->init_addr, CONFIG_SYS_SDRAM_BASE);
  141. out_be32(&ddr->init_ext_addr, (1 << 31));
  142. /* DRAM VRef will not be trained */
  143. out_be32(&ddr->ddr_cdr2,
  144. DDR_DDR_CDR2 & ~DDR_CDR2_VREF_TRAIN_EN);
  145. } else
  146. #endif
  147. {
  148. out_be32(&ddr->sdram_cfg_2, DDR_SDRAM_CFG_2);
  149. out_be32(&ddr->ddr_cdr2, DDR_DDR_CDR2);
  150. }
  151. out_be32(&ddr->sdram_mode, DDR_SDRAM_MODE);
  152. out_be32(&ddr->sdram_mode_2, DDR_SDRAM_MODE_2);
  153. out_be32(&ddr->sdram_interval, DDR_SDRAM_INTERVAL);
  154. out_be32(&ddr->ddr_wrlvl_cntl, DDR_DDR_WRLVL_CNTL);
  155. out_be32(&ddr->ddr_wrlvl_cntl_2, DDR_DDR_WRLVL_CNTL_2);
  156. out_be32(&ddr->ddr_wrlvl_cntl_3, DDR_DDR_WRLVL_CNTL_3);
  157. out_be32(&ddr->ddr_cdr1, DDR_DDR_CDR1);
  158. out_be32(&ddr->sdram_clk_cntl, DDR_SDRAM_CLK_CNTL);
  159. out_be32(&ddr->ddr_zq_cntl, DDR_DDR_ZQ_CNTL);
  160. out_be32(&ddr->cs0_config_2, DDR_CS0_CONFIG_2);
  161. /* DDR erratum A-009942 */
  162. tmp = in_be32(&ddr->debug[28]);
  163. out_be32(&ddr->debug[28], tmp | 0x0070006f);
  164. udelay(1);
  165. #ifdef CONFIG_DEEP_SLEEP
  166. if (is_warm_boot()) {
  167. /* enter self-refresh */
  168. temp_sdram_cfg = in_be32(&ddr->sdram_cfg_2);
  169. temp_sdram_cfg |= SDRAM_CFG2_FRC_SR;
  170. out_be32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  171. temp_sdram_cfg = (DDR_SDRAM_CFG_MEM_EN | SDRAM_CFG_BI);
  172. } else
  173. #endif
  174. temp_sdram_cfg = (DDR_SDRAM_CFG_MEM_EN & ~SDRAM_CFG_BI);
  175. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG | temp_sdram_cfg);
  176. #ifdef CONFIG_DEEP_SLEEP
  177. if (is_warm_boot()) {
  178. /* exit self-refresh */
  179. temp_sdram_cfg = in_be32(&ddr->sdram_cfg_2);
  180. temp_sdram_cfg &= ~SDRAM_CFG2_FRC_SR;
  181. out_be32(&ddr->sdram_cfg_2, temp_sdram_cfg);
  182. }
  183. #endif
  184. }
  185. int dram_init(void)
  186. {
  187. #if (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
  188. ddrmc_init();
  189. #endif
  190. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  191. #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
  192. fsl_dp_resume();
  193. #endif
  194. return 0;
  195. }
  196. #ifdef CONFIG_FSL_ESDHC
  197. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  198. {CONFIG_SYS_FSL_ESDHC_ADDR},
  199. };
  200. int board_mmc_init(bd_t *bis)
  201. {
  202. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  203. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  204. }
  205. #endif
  206. int board_eth_init(bd_t *bis)
  207. {
  208. #ifdef CONFIG_TSEC_ENET
  209. struct fsl_pq_mdio_info mdio_info;
  210. struct tsec_info_struct tsec_info[4];
  211. int num = 0;
  212. #ifdef CONFIG_TSEC1
  213. SET_STD_TSEC_INFO(tsec_info[num], 1);
  214. if (is_serdes_configured(SGMII_TSEC1)) {
  215. puts("eTSEC1 is in sgmii mode.\n");
  216. tsec_info[num].flags |= TSEC_SGMII;
  217. }
  218. num++;
  219. #endif
  220. #ifdef CONFIG_TSEC2
  221. SET_STD_TSEC_INFO(tsec_info[num], 2);
  222. if (is_serdes_configured(SGMII_TSEC2)) {
  223. puts("eTSEC2 is in sgmii mode.\n");
  224. tsec_info[num].flags |= TSEC_SGMII;
  225. }
  226. num++;
  227. #endif
  228. #ifdef CONFIG_TSEC3
  229. SET_STD_TSEC_INFO(tsec_info[num], 3);
  230. num++;
  231. #endif
  232. if (!num) {
  233. printf("No TSECs initialized\n");
  234. return 0;
  235. }
  236. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  237. mdio_info.name = DEFAULT_MII_NAME;
  238. fsl_pq_mdio_init(bis, &mdio_info);
  239. tsec_eth_init(bis, tsec_info, num);
  240. #endif
  241. return pci_eth_init(bis);
  242. }
  243. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  244. int config_serdes_mux(void)
  245. {
  246. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  247. u32 protocol = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
  248. protocol >>= RCWSR4_SRDS1_PRTCL_SHIFT;
  249. switch (protocol) {
  250. case 0x10:
  251. convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
  252. convert_serdes_mux(LANED_PCIEX2 |
  253. LANEC_PCIEX1, KEEP_STATUS);
  254. break;
  255. case 0x20:
  256. convert_serdes_mux(LANEB_SGMII1, KEEP_STATUS);
  257. convert_serdes_mux(LANEC_PCIEX1, KEEP_STATUS);
  258. convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
  259. break;
  260. case 0x30:
  261. convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
  262. convert_serdes_mux(LANEC_SGMII1, KEEP_STATUS);
  263. convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
  264. break;
  265. case 0x70:
  266. convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
  267. convert_serdes_mux(LANEC_PCIEX1, KEEP_STATUS);
  268. convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
  269. break;
  270. }
  271. return 0;
  272. }
  273. #endif
  274. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  275. int config_board_mux(void)
  276. {
  277. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  278. int conflict_flag;
  279. conflict_flag = 0;
  280. if (hwconfig("i2c3")) {
  281. conflict_flag++;
  282. cpld_data->soft_mux_on |= SOFT_MUX_ON_I2C3_IFC;
  283. cpld_data->i2c3_ifc_mux = PIN_I2C3_IFC_MUX_I2C3;
  284. }
  285. if (hwconfig("ifc")) {
  286. conflict_flag++;
  287. /* some signals can not enable simultaneous*/
  288. if (conflict_flag > 1)
  289. goto conflict;
  290. cpld_data->soft_mux_on |= SOFT_MUX_ON_I2C3_IFC;
  291. cpld_data->i2c3_ifc_mux = PIN_I2C3_IFC_MUX_IFC;
  292. }
  293. conflict_flag = 0;
  294. if (hwconfig("usb2")) {
  295. conflict_flag++;
  296. cpld_data->soft_mux_on |= SOFT_MUX_ON_CAN3_USB2;
  297. cpld_data->can3_usb2_mux = PIN_CAN3_USB2_MUX_USB2;
  298. }
  299. if (hwconfig("can3")) {
  300. conflict_flag++;
  301. /* some signals can not enable simultaneous*/
  302. if (conflict_flag > 1)
  303. goto conflict;
  304. cpld_data->soft_mux_on |= SOFT_MUX_ON_CAN3_USB2;
  305. cpld_data->can3_usb2_mux = PIN_CAN3_USB2_MUX_CAN3;
  306. }
  307. conflict_flag = 0;
  308. if (hwconfig("lcd")) {
  309. conflict_flag++;
  310. cpld_data->soft_mux_on |= SOFT_MUX_ON_QE_LCD;
  311. cpld_data->qe_lcd_mux = PIN_QE_LCD_MUX_LCD;
  312. }
  313. if (hwconfig("qe")) {
  314. conflict_flag++;
  315. /* some signals can not enable simultaneous*/
  316. if (conflict_flag > 1)
  317. goto conflict;
  318. cpld_data->soft_mux_on |= SOFT_MUX_ON_QE_LCD;
  319. cpld_data->qe_lcd_mux = PIN_QE_LCD_MUX_QE;
  320. }
  321. return 0;
  322. conflict:
  323. printf("WARNING: pin conflict! MUX setting may failed!\n");
  324. return 0;
  325. }
  326. #endif
  327. int board_early_init_f(void)
  328. {
  329. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  330. #ifdef CONFIG_TSEC_ENET
  331. /* clear BD & FR bits for BE BD's and frame data */
  332. clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
  333. out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
  334. #endif
  335. #ifdef CONFIG_FSL_IFC
  336. init_early_memctl_regs();
  337. #endif
  338. arch_soc_init();
  339. #if defined(CONFIG_DEEP_SLEEP)
  340. if (is_warm_boot()) {
  341. timer_init();
  342. dram_init();
  343. }
  344. #endif
  345. return 0;
  346. }
  347. #ifdef CONFIG_SPL_BUILD
  348. void board_init_f(ulong dummy)
  349. {
  350. void (*second_uboot)(void);
  351. /* Clear the BSS */
  352. memset(__bss_start, 0, __bss_end - __bss_start);
  353. get_clocks();
  354. #if defined(CONFIG_DEEP_SLEEP)
  355. if (is_warm_boot())
  356. fsl_dp_disable_console();
  357. #endif
  358. preloader_console_init();
  359. dram_init();
  360. /* Allow OCRAM access permission as R/W */
  361. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  362. enable_layerscape_ns_access();
  363. enable_layerscape_ns_access();
  364. #endif
  365. /*
  366. * if it is woken up from deep sleep, then jump to second
  367. * stage uboot and continue executing without recopying
  368. * it from SD since it has already been reserved in memeory
  369. * in last boot.
  370. */
  371. if (is_warm_boot()) {
  372. second_uboot = (void (*)(void))CONFIG_SYS_TEXT_BASE;
  373. second_uboot();
  374. }
  375. board_init_r(NULL, 0);
  376. }
  377. #endif
  378. #ifdef CONFIG_DEEP_SLEEP
  379. /* program the regulator (MC34VR500) to support deep sleep */
  380. void ls1twr_program_regulator(void)
  381. {
  382. unsigned int i2c_bus;
  383. u8 i2c_device_id;
  384. #define LS1TWR_I2C_BUS_MC34VR500 1
  385. #define MC34VR500_ADDR 0x8
  386. #define MC34VR500_DEVICEID 0x4
  387. #define MC34VR500_DEVICEID_MASK 0x0f
  388. i2c_bus = i2c_get_bus_num();
  389. i2c_set_bus_num(LS1TWR_I2C_BUS_MC34VR500);
  390. i2c_device_id = i2c_reg_read(MC34VR500_ADDR, 0x0) &
  391. MC34VR500_DEVICEID_MASK;
  392. if (i2c_device_id != MC34VR500_DEVICEID) {
  393. printf("The regulator (MC34VR500) does not exist. The device does not support deep sleep.\n");
  394. return;
  395. }
  396. i2c_reg_write(MC34VR500_ADDR, 0x31, 0x4);
  397. i2c_reg_write(MC34VR500_ADDR, 0x4d, 0x4);
  398. i2c_reg_write(MC34VR500_ADDR, 0x6d, 0x38);
  399. i2c_reg_write(MC34VR500_ADDR, 0x6f, 0x37);
  400. i2c_reg_write(MC34VR500_ADDR, 0x71, 0x30);
  401. i2c_set_bus_num(i2c_bus);
  402. }
  403. #endif
  404. int board_init(void)
  405. {
  406. #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
  407. erratum_a010315();
  408. #endif
  409. #ifndef CONFIG_SYS_FSL_NO_SERDES
  410. fsl_serdes_init();
  411. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  412. config_serdes_mux();
  413. #endif
  414. #endif
  415. ls102xa_smmu_stream_id_init();
  416. #ifdef CONFIG_U_QE
  417. u_qe_init();
  418. #endif
  419. #ifdef CONFIG_DEEP_SLEEP
  420. ls1twr_program_regulator();
  421. #endif
  422. return 0;
  423. }
  424. #if defined(CONFIG_SPL_BUILD)
  425. void spl_board_init(void)
  426. {
  427. ls102xa_smmu_stream_id_init();
  428. }
  429. #endif
  430. #ifdef CONFIG_BOARD_LATE_INIT
  431. int board_late_init(void)
  432. {
  433. #ifdef CONFIG_SCSI_AHCI_PLAT
  434. ls1021a_sata_init();
  435. #endif
  436. #ifdef CONFIG_CHAIN_OF_TRUST
  437. fsl_setenv_chain_of_trust();
  438. #endif
  439. return 0;
  440. }
  441. #endif
  442. #if defined(CONFIG_MISC_INIT_R)
  443. int misc_init_r(void)
  444. {
  445. #ifdef CONFIG_FSL_DEVICE_DISABLE
  446. device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
  447. #endif
  448. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  449. config_board_mux();
  450. #endif
  451. #ifdef CONFIG_FSL_CAAM
  452. return sec_init();
  453. #endif
  454. }
  455. #endif
  456. #if defined(CONFIG_DEEP_SLEEP)
  457. void board_sleep_prepare(void)
  458. {
  459. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  460. enable_layerscape_ns_access();
  461. #endif
  462. }
  463. #endif
  464. int ft_board_setup(void *blob, bd_t *bd)
  465. {
  466. ft_cpu_setup(blob, bd);
  467. #ifdef CONFIG_PCI
  468. ft_pci_setup(blob, bd);
  469. #endif
  470. return 0;
  471. }
  472. u8 flash_read8(void *addr)
  473. {
  474. return __raw_readb(addr + 1);
  475. }
  476. void flash_write16(u16 val, void *addr)
  477. {
  478. u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
  479. __raw_writew(shftval, addr);
  480. }
  481. u16 flash_read16(void *addr)
  482. {
  483. u16 val = __raw_readw(addr);
  484. return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
  485. }
  486. #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
  487. static void convert_flash_bank(char bank)
  488. {
  489. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  490. printf("Now switch to boot from flash bank %d.\n", bank);
  491. cpld_data->soft_mux_on = CPLD_SET_BOOT_BANK;
  492. cpld_data->vbank = bank;
  493. printf("Reset board to enable configuration.\n");
  494. cpld_data->system_rst = CONFIG_RESET;
  495. }
  496. static int flash_bank_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
  497. char * const argv[])
  498. {
  499. if (argc != 2)
  500. return CMD_RET_USAGE;
  501. if (strcmp(argv[1], "0") == 0)
  502. convert_flash_bank(BOOT_FROM_UPPER_BANK);
  503. else if (strcmp(argv[1], "1") == 0)
  504. convert_flash_bank(BOOT_FROM_LOWER_BANK);
  505. else
  506. return CMD_RET_USAGE;
  507. return 0;
  508. }
  509. U_BOOT_CMD(
  510. boot_bank, 2, 0, flash_bank_cmd,
  511. "Flash bank Selection Control",
  512. "bank[0-upper bank/1-lower bank] (e.g. boot_bank 0)"
  513. );
  514. static int cpld_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
  515. char * const argv[])
  516. {
  517. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  518. if (argc > 2)
  519. return CMD_RET_USAGE;
  520. if ((argc == 1) || (strcmp(argv[1], "conf") == 0))
  521. cpld_data->system_rst = CONFIG_RESET;
  522. else if (strcmp(argv[1], "init") == 0)
  523. cpld_data->global_rst = INIT_RESET;
  524. else
  525. return CMD_RET_USAGE;
  526. return 0;
  527. }
  528. U_BOOT_CMD(
  529. cpld_reset, 2, 0, cpld_reset_cmd,
  530. "Reset via CPLD",
  531. "conf\n"
  532. " -reset with current CPLD configuration\n"
  533. "init\n"
  534. " -reset and initial CPLD configuration with default value"
  535. );
  536. static void convert_serdes_mux(int type, int need_reset)
  537. {
  538. char current_serdes;
  539. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  540. current_serdes = cpld_data->serdes_mux;
  541. switch (type) {
  542. case LANEB_SATA:
  543. current_serdes &= ~MASK_LANE_B;
  544. break;
  545. case LANEB_SGMII1:
  546. current_serdes |= (MASK_LANE_B | MASK_SGMII | MASK_LANE_C);
  547. break;
  548. case LANEC_SGMII1:
  549. current_serdes &= ~(MASK_LANE_B | MASK_SGMII | MASK_LANE_C);
  550. break;
  551. case LANED_SGMII2:
  552. current_serdes |= MASK_LANE_D;
  553. break;
  554. case LANEC_PCIEX1:
  555. current_serdes |= MASK_LANE_C;
  556. break;
  557. case (LANED_PCIEX2 | LANEC_PCIEX1):
  558. current_serdes |= MASK_LANE_C;
  559. current_serdes &= ~MASK_LANE_D;
  560. break;
  561. default:
  562. printf("CPLD serdes MUX: unsupported MUX type 0x%x\n", type);
  563. return;
  564. }
  565. cpld_data->soft_mux_on |= CPLD_SET_MUX_SERDES;
  566. cpld_data->serdes_mux = current_serdes;
  567. if (need_reset == 1) {
  568. printf("Reset board to enable configuration\n");
  569. cpld_data->system_rst = CONFIG_RESET;
  570. }
  571. }
  572. void print_serdes_mux(void)
  573. {
  574. char current_serdes;
  575. struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
  576. current_serdes = cpld_data->serdes_mux;
  577. printf("Serdes Lane B: ");
  578. if ((current_serdes & MASK_LANE_B) == 0)
  579. printf("SATA,\n");
  580. else
  581. printf("SGMII 1,\n");
  582. printf("Serdes Lane C: ");
  583. if ((current_serdes & MASK_LANE_C) == 0)
  584. printf("SGMII 1,\n");
  585. else
  586. printf("PCIe,\n");
  587. printf("Serdes Lane D: ");
  588. if ((current_serdes & MASK_LANE_D) == 0)
  589. printf("PCIe,\n");
  590. else
  591. printf("SGMII 2,\n");
  592. printf("SGMII 1 is on lane ");
  593. if ((current_serdes & MASK_SGMII) == 0)
  594. printf("C.\n");
  595. else
  596. printf("B.\n");
  597. }
  598. static int serdes_mux_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
  599. char * const argv[])
  600. {
  601. if (argc != 2)
  602. return CMD_RET_USAGE;
  603. if (strcmp(argv[1], "sata") == 0) {
  604. printf("Set serdes lane B to SATA.\n");
  605. convert_serdes_mux(LANEB_SATA, NEED_RESET);
  606. } else if (strcmp(argv[1], "sgmii1b") == 0) {
  607. printf("Set serdes lane B to SGMII 1.\n");
  608. convert_serdes_mux(LANEB_SGMII1, NEED_RESET);
  609. } else if (strcmp(argv[1], "sgmii1c") == 0) {
  610. printf("Set serdes lane C to SGMII 1.\n");
  611. convert_serdes_mux(LANEC_SGMII1, NEED_RESET);
  612. } else if (strcmp(argv[1], "sgmii2") == 0) {
  613. printf("Set serdes lane D to SGMII 2.\n");
  614. convert_serdes_mux(LANED_SGMII2, NEED_RESET);
  615. } else if (strcmp(argv[1], "pciex1") == 0) {
  616. printf("Set serdes lane C to PCIe X1.\n");
  617. convert_serdes_mux(LANEC_PCIEX1, NEED_RESET);
  618. } else if (strcmp(argv[1], "pciex2") == 0) {
  619. printf("Set serdes lane C & lane D to PCIe X2.\n");
  620. convert_serdes_mux((LANED_PCIEX2 | LANEC_PCIEX1), NEED_RESET);
  621. } else if (strcmp(argv[1], "show") == 0) {
  622. print_serdes_mux();
  623. } else {
  624. return CMD_RET_USAGE;
  625. }
  626. return 0;
  627. }
  628. U_BOOT_CMD(
  629. lane_bank, 2, 0, serdes_mux_cmd,
  630. "Multiplexed function setting for SerDes Lanes",
  631. "sata\n"
  632. " -change lane B to sata\n"
  633. "lane_bank sgmii1b\n"
  634. " -change lane B to SGMII1\n"
  635. "lane_bank sgmii1c\n"
  636. " -change lane C to SGMII1\n"
  637. "lane_bank sgmii2\n"
  638. " -change lane D to SGMII2\n"
  639. "lane_bank pciex1\n"
  640. " -change lane C to PCIeX1\n"
  641. "lane_bank pciex2\n"
  642. " -change lane C & lane D to PCIeX2\n"
  643. "\nWARNING: If you aren't familiar with the setting of serdes, don't try to change anything!\n"
  644. );
  645. #endif