ls1021aiot.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/arch/immap_ls102xa.h>
  8. #include <asm/arch/clock.h>
  9. #include <asm/arch/fsl_serdes.h>
  10. #include <asm/arch/ls102xa_stream_id.h>
  11. #include <asm/arch/ls102xa_devdis.h>
  12. #include <asm/arch/ls102xa_soc.h>
  13. #include <asm/arch/ls102xa_sata.h>
  14. #include <fsl_csu.h>
  15. #include <fsl_esdhc.h>
  16. #include <fsl_immap.h>
  17. #include <netdev.h>
  18. #include <fsl_mdio.h>
  19. #include <tsec.h>
  20. #include <spl.h>
  21. #include <fsl_validate.h>
  22. #include "../common/sleep.h"
  23. DECLARE_GLOBAL_DATA_PTR;
  24. #define DDR_SIZE 0x40000000
  25. int checkboard(void)
  26. {
  27. puts("Board: LS1021AIOT\n");
  28. #ifndef CONFIG_QSPI_BOOT
  29. struct ccsr_gur *dcfg = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
  30. u32 cpldrev;
  31. cpldrev = in_be32(&dcfg->gpporcr1);
  32. printf("CPLD: V%d.%d\n", ((cpldrev >> 28) & 0xf), ((cpldrev >> 24) &
  33. 0xf));
  34. #endif
  35. return 0;
  36. }
  37. void ddrmc_init(void)
  38. {
  39. struct ccsr_ddr *ddr = (struct ccsr_ddr *)CONFIG_SYS_FSL_DDR_ADDR;
  40. u32 temp_sdram_cfg, tmp;
  41. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG);
  42. out_be32(&ddr->cs0_bnds, DDR_CS0_BNDS);
  43. out_be32(&ddr->cs0_config, DDR_CS0_CONFIG);
  44. out_be32(&ddr->timing_cfg_0, DDR_TIMING_CFG_0);
  45. out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1);
  46. out_be32(&ddr->timing_cfg_2, DDR_TIMING_CFG_2);
  47. out_be32(&ddr->timing_cfg_3, DDR_TIMING_CFG_3);
  48. out_be32(&ddr->timing_cfg_4, DDR_TIMING_CFG_4);
  49. out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5);
  50. out_be32(&ddr->sdram_cfg_2, DDR_SDRAM_CFG_2);
  51. out_be32(&ddr->ddr_cdr2, DDR_DDR_CDR2);
  52. out_be32(&ddr->sdram_mode, DDR_SDRAM_MODE);
  53. out_be32(&ddr->sdram_mode_2, DDR_SDRAM_MODE_2);
  54. out_be32(&ddr->sdram_interval, DDR_SDRAM_INTERVAL);
  55. out_be32(&ddr->ddr_wrlvl_cntl, DDR_DDR_WRLVL_CNTL);
  56. out_be32(&ddr->ddr_wrlvl_cntl_2, DDR_DDR_WRLVL_CNTL_2);
  57. out_be32(&ddr->ddr_wrlvl_cntl_3, DDR_DDR_WRLVL_CNTL_3);
  58. out_be32(&ddr->ddr_cdr1, DDR_DDR_CDR1);
  59. out_be32(&ddr->sdram_clk_cntl, DDR_SDRAM_CLK_CNTL);
  60. out_be32(&ddr->ddr_zq_cntl, DDR_DDR_ZQ_CNTL);
  61. out_be32(&ddr->cs0_config_2, DDR_CS0_CONFIG_2);
  62. /* DDR erratum A-009942 */
  63. tmp = in_be32(&ddr->debug[28]);
  64. out_be32(&ddr->debug[28], tmp | 0x0070006f);
  65. udelay(500);
  66. temp_sdram_cfg = (DDR_SDRAM_CFG_MEM_EN & ~SDRAM_CFG_BI);
  67. out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG | temp_sdram_cfg);
  68. }
  69. int dram_init(void)
  70. {
  71. #if (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
  72. ddrmc_init();
  73. #endif
  74. gd->ram_size = DDR_SIZE;
  75. return 0;
  76. }
  77. #ifdef CONFIG_FSL_ESDHC
  78. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  79. {CONFIG_SYS_FSL_ESDHC_ADDR},
  80. };
  81. int board_mmc_init(bd_t *bis)
  82. {
  83. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  84. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  85. }
  86. #endif
  87. #ifdef CONFIG_TSEC_ENET
  88. int board_eth_init(bd_t *bis)
  89. {
  90. struct fsl_pq_mdio_info mdio_info;
  91. struct tsec_info_struct tsec_info[4];
  92. int num = 0;
  93. #ifdef CONFIG_TSEC1
  94. SET_STD_TSEC_INFO(tsec_info[num], 1);
  95. if (is_serdes_configured(SGMII_TSEC1)) {
  96. puts("eTSEC1 is in sgmii mode.\n");
  97. tsec_info[num].flags |= TSEC_SGMII;
  98. }
  99. num++;
  100. #endif
  101. #ifdef CONFIG_TSEC2
  102. SET_STD_TSEC_INFO(tsec_info[num], 2);
  103. if (is_serdes_configured(SGMII_TSEC2)) {
  104. puts("eTSEC2 is in sgmii mode.\n");
  105. tsec_info[num].flags |= TSEC_SGMII;
  106. }
  107. num++;
  108. #endif
  109. if (!num) {
  110. printf("No TSECs initialized\n");
  111. return 0;
  112. }
  113. mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
  114. mdio_info.name = DEFAULT_MII_NAME;
  115. fsl_pq_mdio_init(bis, &mdio_info);
  116. tsec_eth_init(bis, tsec_info, num);
  117. return pci_eth_init(bis);
  118. }
  119. #endif
  120. int board_early_init_f(void)
  121. {
  122. struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
  123. #ifdef CONFIG_TSEC_ENET
  124. /* clear BD & FR bits for BE BD's and frame data */
  125. clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
  126. out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
  127. #endif
  128. arch_soc_init();
  129. return 0;
  130. }
  131. #ifdef CONFIG_SPL_BUILD
  132. void board_init_f(ulong dummy)
  133. {
  134. /* Clear the BSS */
  135. memset(__bss_start, 0, __bss_end - __bss_start);
  136. get_clocks();
  137. preloader_console_init();
  138. dram_init();
  139. /* Allow OCRAM access permission as R/W */
  140. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  141. enable_layerscape_ns_access();
  142. #endif
  143. board_init_r(NULL, 0);
  144. }
  145. #endif
  146. int board_init(void)
  147. {
  148. #ifndef CONFIG_SYS_FSL_NO_SERDES
  149. fsl_serdes_init();
  150. #endif
  151. ls102xa_smmu_stream_id_init();
  152. #ifdef CONFIG_LAYERSCAPE_NS_ACCESS
  153. enable_layerscape_ns_access();
  154. #endif
  155. return 0;
  156. }
  157. #ifdef CONFIG_BOARD_LATE_INIT
  158. int board_late_init(void)
  159. {
  160. #ifdef CONFIG_SCSI_AHCI_PLAT
  161. ls1021a_sata_init();
  162. #endif
  163. return 0;
  164. }
  165. #endif
  166. #if defined(CONFIG_MISC_INIT_R)
  167. int misc_init_r(void)
  168. {
  169. #ifdef CONFIG_FSL_DEVICE_DISABLE
  170. device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
  171. #endif
  172. #ifdef CONFIG_FSL_CAAM
  173. return sec_init();
  174. #endif
  175. }
  176. #endif
  177. int ft_board_setup(void *blob, bd_t *bd)
  178. {
  179. ft_cpu_setup(blob, bd);
  180. #ifdef CONFIG_PCI
  181. ft_pci_setup(blob, bd);
  182. #endif
  183. return 0;
  184. }
  185. void flash_write16(u16 val, void *addr)
  186. {
  187. u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
  188. __raw_writew(shftval, addr);
  189. }
  190. u16 flash_read16(void *addr)
  191. {
  192. u16 val = __raw_readw(addr);
  193. return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
  194. }