ls1012ardb.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2016 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/fsl_serdes.h>
  11. #include <asm/arch/soc.h>
  12. #include <hwconfig.h>
  13. #include <ahci.h>
  14. #include <mmc.h>
  15. #include <scsi.h>
  16. #include <fsl_esdhc.h>
  17. #include <environment.h>
  18. #include <fsl_mmdc.h>
  19. #include <netdev.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. int checkboard(void)
  22. {
  23. u8 in1;
  24. puts("Board: LS1012ARDB ");
  25. /* Initialize i2c early for Serial flash bank information */
  26. i2c_set_bus_num(0);
  27. if (i2c_read(I2C_MUX_IO1_ADDR, 1, 1, &in1, 1) < 0) {
  28. printf("Error reading i2c boot information!\n");
  29. return 0; /* Don't want to hang() on this error */
  30. }
  31. puts("Version");
  32. if ((in1 & (~__SW_REV_MASK)) == __SW_REV_A)
  33. puts(": RevA");
  34. else if ((in1 & (~__SW_REV_MASK)) == __SW_REV_B)
  35. puts(": RevB");
  36. else
  37. puts(": unknown");
  38. printf(", boot from QSPI");
  39. if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_EMU)
  40. puts(": emu\n");
  41. else if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_BANK1)
  42. puts(": bank1\n");
  43. else if ((in1 & (~__SW_BOOT_MASK)) == __SW_BOOT_BANK2)
  44. puts(": bank2\n");
  45. else
  46. puts("unknown\n");
  47. return 0;
  48. }
  49. int dram_init(void)
  50. {
  51. static const struct fsl_mmdc_info mparam = {
  52. 0x05180000, /* mdctl */
  53. 0x00030035, /* mdpdc */
  54. 0x12554000, /* mdotc */
  55. 0xbabf7954, /* mdcfg0 */
  56. 0xdb328f64, /* mdcfg1 */
  57. 0x01ff00db, /* mdcfg2 */
  58. 0x00001680, /* mdmisc */
  59. 0x0f3c8000, /* mdref */
  60. 0x00002000, /* mdrwd */
  61. 0x00bf1023, /* mdor */
  62. 0x0000003f, /* mdasp */
  63. 0x0000022a, /* mpodtctrl */
  64. 0xa1390003, /* mpzqhwctrl */
  65. };
  66. mmdc_init(&mparam);
  67. gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
  68. return 0;
  69. }
  70. int board_eth_init(bd_t *bis)
  71. {
  72. return pci_eth_init(bis);
  73. }
  74. int board_early_init_f(void)
  75. {
  76. fsl_lsch2_early_init_f();
  77. return 0;
  78. }
  79. int board_init(void)
  80. {
  81. struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
  82. /*
  83. * Set CCI-400 control override register to enable barrier
  84. * transaction
  85. */
  86. out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
  87. #ifdef CONFIG_SYS_FSL_ERRATUM_A010315
  88. erratum_a010315();
  89. #endif
  90. #ifdef CONFIG_ENV_IS_NOWHERE
  91. gd->env_addr = (ulong)&default_environment[0];
  92. #endif
  93. return 0;
  94. }
  95. int ft_board_setup(void *blob, bd_t *bd)
  96. {
  97. arch_fixup_fdt(blob);
  98. ft_cpu_setup(blob, bd);
  99. return 0;
  100. }