tlb.c 2.8 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. struct fsl_e_tlb_entry tlb_table[] = {
  9. /* TLB 0 - for temp stack in cache */
  10. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  11. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  12. 0, 0, BOOKE_PAGESZ_4K, 0),
  13. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
  14. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  15. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  16. 0, 0, BOOKE_PAGESZ_4K, 0),
  17. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
  18. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  20. 0, 0, BOOKE_PAGESZ_4K, 0),
  21. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
  22. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  24. 0, 0, BOOKE_PAGESZ_4K, 0),
  25. /* TLB 1 */
  26. /* *I*** - Covers boot page */
  27. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  28. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  29. 0, 0, BOOKE_PAGESZ_4K, 1),
  30. #ifdef CONFIG_SPL_NAND_BOOT
  31. SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
  32. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  33. 0, 10, BOOKE_PAGESZ_4K, 1),
  34. #endif
  35. /* *I*G* - CCSRBAR (PA) */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  37. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  38. 0, 1, BOOKE_PAGESZ_1M, 1),
  39. /* CCSRBAR (DSP) */
  40. SET_TLB_ENTRY(1, CONFIG_SYS_FSL_DSP_CCSRBAR,
  41. CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS, MAS3_SW|MAS3_SR,
  42. MAS2_I|MAS2_G, 0, 2, BOOKE_PAGESZ_1M, 1),
  43. #ifndef CONFIG_SPL_BUILD
  44. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  45. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  46. 0, 3, BOOKE_PAGESZ_64M, 1),
  47. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x4000000,
  48. CONFIG_SYS_FLASH_BASE_PHYS + 0x4000000,
  49. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  50. 0, 4, BOOKE_PAGESZ_64M, 1),
  51. #ifdef CONFIG_PCI
  52. /* *I*G* - PCI */
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 6, BOOKE_PAGESZ_256M, 1),
  56. /* *I*G* - PCI I/O */
  57. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  58. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  59. 0, 7, BOOKE_PAGESZ_64K, 1),
  60. #endif
  61. #endif
  62. #if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
  63. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  64. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  65. 0, 8, BOOKE_PAGESZ_1G, 1),
  66. #endif
  67. #ifdef CONFIG_SYS_FPGA_BASE
  68. /* *I*G - Board FPGA */
  69. SET_TLB_ENTRY(1, CONFIG_SYS_FPGA_BASE, CONFIG_SYS_FPGA_BASE_PHYS,
  70. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  71. 0, 9, BOOKE_PAGESZ_256K, 1),
  72. #endif
  73. #ifdef CONFIG_SYS_NAND_BASE_PHYS
  74. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  75. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  76. 0, 5, BOOKE_PAGESZ_1M, 1),
  77. #endif
  78. };
  79. int num_tlb_entries = ARRAY_SIZE(tlb_table);