tlb.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/mmu.h>
  8. struct fsl_e_tlb_entry tlb_table[] = {
  9. /* TLB 0 - for temp stack in cache */
  10. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  11. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  12. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  13. 0, 0, BOOKE_PAGESZ_4K, 0),
  14. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  15. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  16. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  19. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  23. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  24. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  25. 0, 0, BOOKE_PAGESZ_4K, 0),
  26. /* TLB 1 */
  27. /* *I*** - Covers boot page */
  28. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  29. /*
  30. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  31. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  32. */
  33. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  34. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  35. 0, 0, BOOKE_PAGESZ_1M, 1),
  36. #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
  37. /*
  38. * SRIO_PCIE_BOOT-SLAVE. When slave boot, the address of the
  39. * space is at 0xfff00000, it covered the 0xfffff000.
  40. */
  41. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR,
  42. CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS,
  43. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_W|MAS2_G,
  44. 0, 0, BOOKE_PAGESZ_1M, 1),
  45. #else
  46. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  47. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  48. 0, 0, BOOKE_PAGESZ_4K, 1),
  49. #endif
  50. /* *I*G* - CCSRBAR */
  51. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  52. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  53. 0, 1, BOOKE_PAGESZ_16M, 1),
  54. /* *I*G* - Flash, localbus */
  55. /* This will be changed to *I*G* after relocation to RAM. */
  56. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  57. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  58. 0, 2, BOOKE_PAGESZ_256M, 1),
  59. #ifndef CONFIG_SPL_BUILD
  60. /* *I*G* - PCI */
  61. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  62. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  63. 0, 3, BOOKE_PAGESZ_256M, 1),
  64. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000,
  65. CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000,
  66. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  67. 0, 4, BOOKE_PAGESZ_256M, 1),
  68. /* *I*G* - PCI I/O */
  69. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  70. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  71. 0, 5, BOOKE_PAGESZ_64K, 1),
  72. /* Bman/Qman */
  73. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  74. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  75. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  76. 0, 6, BOOKE_PAGESZ_16M, 1),
  77. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  78. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  79. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  80. 0, 7, BOOKE_PAGESZ_16M, 1),
  81. #endif
  82. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  83. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  84. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  85. 0, 8, BOOKE_PAGESZ_16M, 1),
  86. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  87. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  88. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  89. 0, 9, BOOKE_PAGESZ_16M, 1),
  90. #endif
  91. #endif
  92. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  93. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  94. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  95. 0, 10, BOOKE_PAGESZ_32M, 1),
  96. #endif
  97. #ifdef CONFIG_SYS_NAND_BASE
  98. /*
  99. * *I*G - NAND
  100. */
  101. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  102. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  103. 0, 11, BOOKE_PAGESZ_64K, 1),
  104. #endif
  105. SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
  106. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  107. 0, 12, BOOKE_PAGESZ_4K, 1),
  108. /*
  109. * *I*G - SRIO
  110. * entry 14 and 15 has been used hard coded, they will be disabled
  111. * in cpu_init_f, so we use entry 16 for SRIO2.
  112. */
  113. #ifndef CONFIG_SPL_BUILD
  114. #ifdef CONFIG_SYS_SRIO1_MEM_PHYS
  115. /* *I*G* - SRIO1 */
  116. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO1_MEM_VIRT, CONFIG_SYS_SRIO1_MEM_PHYS,
  117. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  118. 0, 13, BOOKE_PAGESZ_256M, 1),
  119. #endif
  120. #ifdef CONFIG_SYS_SRIO2_MEM_PHYS
  121. /* *I*G* - SRIO2 */
  122. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO2_MEM_VIRT, CONFIG_SYS_SRIO2_MEM_PHYS,
  123. MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  124. 0, 16, BOOKE_PAGESZ_256M, 1),
  125. #endif
  126. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  127. /*
  128. * SRIO_PCIE_BOOT-SLAVE. 1M space from 0xffe00000 for
  129. * fetching ucode and ENV from master
  130. */
  131. SET_TLB_ENTRY(1, CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR,
  132. CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS,
  133. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
  134. 0, 17, BOOKE_PAGESZ_1M, 1),
  135. #endif
  136. #endif
  137. #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
  138. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  139. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  140. 0, 17, BOOKE_PAGESZ_2G, 1)
  141. #endif
  142. };
  143. int num_tlb_entries = ARRAY_SIZE(tlb_table);