pci.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * pci.c -- esd VME8349 PCI board support.
  3. * Copyright (c) 2006 Wind River Systems, Inc.
  4. * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
  5. * Copyright (c) 2009 esd gmbh.
  6. *
  7. * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
  8. *
  9. * Based on MPC8349 PCI support but w/o PIB related code.
  10. *
  11. * SPDX-License-Identifier: GPL-2.0+
  12. */
  13. #include <asm/mmu.h>
  14. #include <asm/io.h>
  15. #include <common.h>
  16. #include <mpc83xx.h>
  17. #include <pci.h>
  18. #include <i2c.h>
  19. #include <asm/fsl_i2c.h>
  20. #include "vme8349pin.h"
  21. DECLARE_GLOBAL_DATA_PTR;
  22. static struct pci_region pci1_regions[] = {
  23. {
  24. bus_start: CONFIG_SYS_PCI1_MEM_BASE,
  25. phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
  26. size: CONFIG_SYS_PCI1_MEM_SIZE,
  27. flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
  28. },
  29. {
  30. bus_start: CONFIG_SYS_PCI1_IO_BASE,
  31. phys_start: CONFIG_SYS_PCI1_IO_PHYS,
  32. size: CONFIG_SYS_PCI1_IO_SIZE,
  33. flags: PCI_REGION_IO
  34. },
  35. {
  36. bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
  37. phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
  38. size: CONFIG_SYS_PCI1_MMIO_SIZE,
  39. flags: PCI_REGION_MEM
  40. },
  41. };
  42. /*
  43. * pci_init_board()
  44. *
  45. * NOTICE: PCI2 is not supported. There is only one
  46. * physical PCI slot on the board.
  47. *
  48. */
  49. void
  50. pci_init_board(void)
  51. {
  52. volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
  53. volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
  54. volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
  55. struct pci_region *reg[] = { pci1_regions };
  56. u8 reg8;
  57. int monarch = 0;
  58. i2c_set_bus_num(1);
  59. /* Read the PCI_M66EN jumper setting */
  60. if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &reg8, 1) == 0) ||
  61. (i2c_read(0x38 , 0, 0, &reg8, 1) == 0)) {
  62. if (reg8 & 0x40) {
  63. clk->occr = 0xff000000; /* 66 MHz PCI */
  64. printf("PCI: 66MHz\n");
  65. } else {
  66. clk->occr = 0xffff0003; /* 33 MHz PCI */
  67. printf("PCI: 33MHz\n");
  68. }
  69. if (((reg8 & 0x01) == 0) || ((reg8 & 0x02) == 0))
  70. monarch = 1;
  71. } else {
  72. clk->occr = 0xffff0003; /* 33 MHz PCI */
  73. printf("PCI: 33MHz (I2C read failed)\n");
  74. }
  75. udelay(2000);
  76. /*
  77. * Assert/deassert VME reset
  78. */
  79. clrsetbits_be32(&immr->gpio[1].dat,
  80. GPIO2_TSI_POWERUP_RESET_N | GPIO2_TSI_PLL_RESET_N,
  81. GPIO2_VME_RESET_N | GPIO2_L_RESET_EN_N);
  82. setbits_be32(&immr->gpio[1].dir, GPIO2_TSI_PLL_RESET_N |
  83. GPIO2_TSI_POWERUP_RESET_N |
  84. GPIO2_VME_RESET_N |
  85. GPIO2_L_RESET_EN_N);
  86. clrbits_be32(&immr->gpio[1].dir, GPIO2_V_SCON);
  87. udelay(200);
  88. setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_PLL_RESET_N);
  89. udelay(200);
  90. setbits_be32(&immr->gpio[1].dat, GPIO2_TSI_POWERUP_RESET_N);
  91. udelay(600000);
  92. clrbits_be32(&immr->gpio[1].dat, GPIO2_L_RESET_EN_N);
  93. /* Configure PCI Local Access Windows */
  94. pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;
  95. pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G;
  96. pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;
  97. pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_4M;
  98. udelay(2000);
  99. if (monarch == 0) {
  100. mpc83xx_pci_init(1, reg);
  101. } else {
  102. /*
  103. * Release PCI RST Output signal
  104. */
  105. out_be32(&immr->pci_ctrl[0].gcr, 0);
  106. udelay(2000);
  107. out_be32(&immr->pci_ctrl[0].gcr, 1);
  108. }
  109. }