pmc440.h 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #ifndef __PMC440_H__
  8. #define __PMC440_H__
  9. /*
  10. * GPIOs
  11. */
  12. #define GPIO1_INTA_FAKE (0x80000000 >> (45-32)) /* GPIO45 OD */
  13. #define GPIO1_NONMONARCH (0x80000000 >> (63-32)) /* GPIO63 I */
  14. #define GPIO1_PPC_EREADY (0x80000000 >> (62-32)) /* GPIO62 I/O */
  15. #define GPIO1_M66EN (0x80000000 >> (61-32)) /* GPIO61 I */
  16. #define GPIO1_POST_N (0x80000000 >> (60-32)) /* GPIO60 O */
  17. #define GPIO1_IOEN_N (0x80000000 >> (50-32)) /* GPIO50 O */
  18. #define GPIO1_HWID_MASK (0xf0000000 >> (56-32)) /* GPIO56..59 I */
  19. #define GPIO1_USB_PWR_N (0x80000000 >> (32-32)) /* GPIO32 I */
  20. #define GPIO0_LED_RUN_N (0x80000000 >> 30) /* GPIO30 O */
  21. #define GPIO0_EP_EEP (0x80000000 >> 23) /* GPIO23 O */
  22. #define GPIO0_USB_ID (0x80000000 >> 21) /* GPIO21 I */
  23. #define GPIO0_USB_PRSNT (0x80000000 >> 20) /* GPIO20 I */
  24. /*
  25. * FPGA programming pin configuration
  26. */
  27. #define GPIO1_FPGA_PRG (0x80000000 >> (53-32)) /* FPGA program pin (ppc output) */
  28. #define GPIO1_FPGA_CLK (0x80000000 >> (51-32)) /* FPGA clk pin (ppc output) */
  29. #define GPIO1_FPGA_DATA (0x80000000 >> (52-32)) /* FPGA data pin (ppc output) */
  30. #define GPIO1_FPGA_DONE (0x80000000 >> (55-32)) /* FPGA done pin (ppc input) */
  31. #define GPIO1_FPGA_INIT (0x80000000 >> (54-32)) /* FPGA init pin (ppc input) */
  32. #define GPIO0_FPGA_FORCEINIT (0x80000000 >> 27) /* low: force INIT# low */
  33. /*
  34. * FPGA interface
  35. */
  36. #define FPGA_BA CONFIG_SYS_FPGA_BASE0
  37. #define FPGA_OUT32(p,v) out_be32(((void*)(p)), (v))
  38. #define FPGA_IN32(p) in_be32((void*)(p))
  39. #define FPGA_SETBITS(p,v) out_be32(((void*)(p)), in_be32((void*)(p)) | (v))
  40. #define FPGA_CLRBITS(p,v) out_be32(((void*)(p)), in_be32((void*)(p)) & ~(v))
  41. struct pmc440_fifo_s {
  42. u32 data;
  43. u32 ctrl;
  44. };
  45. /* fifo ctrl register */
  46. #define FIFO_IE (1 << 15)
  47. #define FIFO_OVERFLOW (1 << 10)
  48. #define FIFO_EMPTY (1 << 9)
  49. #define FIFO_FULL (1 << 8)
  50. #define FIFO_LEVEL_MASK 0x000000ff
  51. #define FIFO_COUNT 4
  52. struct pmc440_fpga_s {
  53. u32 ctrla;
  54. u32 status;
  55. u32 ctrlb;
  56. u32 pad1[0x40 / sizeof(u32) - 3];
  57. u32 irig_time; /* offset: 0x0040 */
  58. u32 irig_tod;
  59. u32 irig_cf;
  60. u32 pad2;
  61. u32 irig_rx_time; /* offset: 0x0050 */
  62. u32 pad3[3];
  63. u32 hostctrl; /* offset: 0x0060 */
  64. u32 pad4[0x20 / sizeof(u32) - 1];
  65. struct pmc440_fifo_s fifo[FIFO_COUNT]; /* 0x0080..0x009f */
  66. };
  67. typedef struct pmc440_fpga_s pmc440_fpga_t;
  68. /* ctrl register */
  69. #define CTRL_HOST_IE (1 << 8)
  70. /* outputs */
  71. #define RESET_EN (1 << 31)
  72. #define CLOCK_EN (1 << 30)
  73. #define RESET_OUT (1 << 19)
  74. #define CLOCK_OUT (1 << 22)
  75. #define RESET_OUT (1 << 19)
  76. #define IRIGB_R_OUT (1 << 14)
  77. /* status register */
  78. #define STATUS_VERSION_SHIFT 24
  79. #define STATUS_VERSION_MASK 0xff000000
  80. #define STATUS_HWREV_SHIFT 20
  81. #define STATUS_HWREV_MASK 0x00f00000
  82. #define STATUS_CAN_ISF (1 << 11)
  83. #define STATUS_CSTM_ISF (1 << 10)
  84. #define STATUS_FIFO_ISF (1 << 9)
  85. #define STATUS_HOST_ISF (1 << 8)
  86. /* inputs */
  87. #define RESET_IN (1 << 0)
  88. #define CLOCK_IN (1 << 1)
  89. #define IRIGB_R_IN (1 << 5)
  90. /* hostctrl register */
  91. #define HOSTCTRL_PMCRSTOUT_GATE (1 << 17)
  92. #define HOSTCTRL_PMCRSTOUT_FLAG (1 << 16)
  93. #define HOSTCTRL_CSTM1IE_GATE (1 << 7)
  94. #define HOSTCTRL_CSTM1IW_FLAG (1 << 6)
  95. #define HOSTCTRL_CSTM0IE_GATE (1 << 5)
  96. #define HOSTCTRL_CSTM0IW_FLAG (1 << 4)
  97. #define HOSTCTRL_FIFOIE_GATE (1 << 3)
  98. #define HOSTCTRL_FIFOIE_FLAG (1 << 2)
  99. #define HOSTCTRL_HCINT_GATE (1 << 1)
  100. #define HOSTCTRL_HCINT_FLAG (1 << 0)
  101. #define NGCC_CTRL_BASE (CONFIG_SYS_FPGA_BASE0 + 0x80000)
  102. #define NGCC_CTRL_FPGARST_N (1 << 2)
  103. /*
  104. * FPGA to PPC interrupt
  105. */
  106. #define IRQ0_FPGA (32+28) /* UIC1 - FPGA internal */
  107. #define IRQ1_FPGA (32+30) /* UIC1 - custom module */
  108. #define IRQ2_FPGA (64+ 3) /* UIC2 - custom module / CAN */
  109. #define IRQ_ETH0 (64+ 4) /* UIC2 */
  110. #define IRQ_ETH1 ( 27) /* UIC0 */
  111. #define IRQ_RTC (64+ 0) /* UIC2 */
  112. #define IRQ_PCIA (64+ 1) /* UIC2 */
  113. #define IRQ_PCIB (32+18) /* UIC1 */
  114. #define IRQ_PCIC (32+19) /* UIC1 */
  115. #define IRQ_PCID (32+20) /* UIC1 */
  116. #endif /* __PMC440_H__ */