fpga.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/processor.h>
  10. #include <asm/io.h>
  11. #include <command.h>
  12. /* ------------------------------------------------------------------------- */
  13. #ifdef FPGA_DEBUG
  14. #define DBG(x...) printf(x)
  15. #else
  16. #define DBG(x...)
  17. #endif /* DEBUG */
  18. #define MAX_ONES 226
  19. #ifdef CONFIG_SYS_FPGA_PRG
  20. # define FPGA_PRG CONFIG_SYS_FPGA_PRG /* FPGA program pin (ppc output) */
  21. # define FPGA_CLK CONFIG_SYS_FPGA_CLK /* FPGA clk pin (ppc output) */
  22. # define FPGA_DATA CONFIG_SYS_FPGA_DATA /* FPGA data pin (ppc output) */
  23. # define FPGA_DONE CONFIG_SYS_FPGA_DONE /* FPGA done pin (ppc input) */
  24. # define FPGA_INIT CONFIG_SYS_FPGA_INIT /* FPGA init pin (ppc input) */
  25. #else
  26. # define FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  27. # define FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  28. # define FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  29. # define FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
  30. # define FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
  31. #endif
  32. #define ERROR_FPGA_PRG_INIT_LOW -1 /* Timeout after PRG* asserted */
  33. #define ERROR_FPGA_PRG_INIT_HIGH -2 /* Timeout after PRG* deasserted */
  34. #define ERROR_FPGA_PRG_DONE -3 /* Timeout after programming */
  35. #ifndef SET_FPGA
  36. # define SET_FPGA(data) out_be32((void *)GPIO0_OR, data)
  37. #endif
  38. #ifdef FPGA_PROG_ACTIVE_HIGH
  39. # define FPGA_PRG_LOW FPGA_PRG
  40. # define FPGA_PRG_HIGH 0
  41. #else
  42. # define FPGA_PRG_LOW 0
  43. # define FPGA_PRG_HIGH FPGA_PRG
  44. #endif
  45. #define FPGA_CLK_LOW 0
  46. #define FPGA_CLK_HIGH FPGA_CLK
  47. #define FPGA_DATA_LOW 0
  48. #define FPGA_DATA_HIGH FPGA_DATA
  49. #define FPGA_WRITE_1 { \
  50. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_LOW | FPGA_DATA_HIGH); /* set clock to 0 */ \
  51. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_LOW | FPGA_DATA_HIGH); /* set data to 1 */ \
  52. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_HIGH); /* set clock to 1 */ \
  53. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_HIGH);} /* set data to 1 */
  54. #define FPGA_WRITE_0 { \
  55. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_LOW | FPGA_DATA_HIGH); /* set clock to 0 */ \
  56. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_LOW | FPGA_DATA_LOW); /* set data to 0 */ \
  57. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_LOW); /* set clock to 1 */ \
  58. SET_FPGA(FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_HIGH);} /* set data to 1 */
  59. #ifndef FPGA_DONE_STATE
  60. # define FPGA_DONE_STATE (in_be32((void *)GPIO0_IR) & FPGA_DONE)
  61. #endif
  62. #ifndef FPGA_INIT_STATE
  63. # define FPGA_INIT_STATE (in_be32((void *)GPIO0_IR) & FPGA_INIT)
  64. #endif
  65. static int fpga_boot (const unsigned char *fpgadata, int size)
  66. {
  67. int i, index, len;
  68. int count;
  69. unsigned char b;
  70. #ifdef CONFIG_SYS_FPGA_SPARTAN2
  71. int j;
  72. #else
  73. int bit;
  74. #endif
  75. /* display infos on fpgaimage */
  76. index = 15;
  77. for (i = 0; i < 4; i++) {
  78. len = fpgadata[index];
  79. DBG ("FPGA: %s\n", &(fpgadata[index + 1]));
  80. index += len + 3;
  81. }
  82. #ifdef CONFIG_SYS_FPGA_SPARTAN2
  83. /* search for preamble 0xFFFFFFFF */
  84. while (1) {
  85. if ((fpgadata[index] == 0xff) && (fpgadata[index + 1] == 0xff)
  86. && (fpgadata[index + 2] == 0xff)
  87. && (fpgadata[index + 3] == 0xff))
  88. break; /* preamble found */
  89. else
  90. index++;
  91. }
  92. #else
  93. /* search for preamble 0xFF2X */
  94. for (index = 0; index < size - 1; index++) {
  95. if ((fpgadata[index] == 0xff)
  96. && ((fpgadata[index + 1] & 0xf0) == 0x30))
  97. break;
  98. }
  99. index += 2;
  100. #endif
  101. DBG ("FPGA: configdata starts at position 0x%x\n", index);
  102. DBG ("FPGA: length of fpga-data %d\n", size - index);
  103. /*
  104. * Setup port pins for fpga programming
  105. */
  106. #ifndef CONFIG_M5249
  107. out_be32 ((void *)GPIO0_ODR, 0x00000000); /* no open drain pins */
  108. /* setup for output */
  109. out_be32 ((void *)GPIO0_TCR,
  110. in_be32 ((void *)GPIO0_TCR) |
  111. FPGA_PRG | FPGA_CLK | FPGA_DATA);
  112. #endif
  113. SET_FPGA (FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_HIGH); /* set pins to high */
  114. DBG ("%s, ", (FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE");
  115. DBG ("%s\n", (FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT");
  116. /*
  117. * Init fpga by asserting and deasserting PROGRAM*
  118. */
  119. SET_FPGA (FPGA_PRG_LOW | FPGA_CLK_HIGH | FPGA_DATA_HIGH); /* set prog active */
  120. /* Wait for FPGA init line low */
  121. count = 0;
  122. while (FPGA_INIT_STATE) {
  123. udelay (1000); /* wait 1ms */
  124. /* Check for timeout - 100us max, so use 3ms */
  125. if (count++ > 3) {
  126. DBG ("FPGA: Booting failed!\n");
  127. return ERROR_FPGA_PRG_INIT_LOW;
  128. }
  129. }
  130. DBG ("%s, ", (FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE");
  131. DBG ("%s\n", (FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT");
  132. /* deassert PROGRAM* */
  133. SET_FPGA (FPGA_PRG_HIGH | FPGA_CLK_HIGH | FPGA_DATA_HIGH); /* set prog inactive */
  134. /* Wait for FPGA end of init period . */
  135. count = 0;
  136. while (!(FPGA_INIT_STATE)) {
  137. udelay (1000); /* wait 1ms */
  138. /* Check for timeout */
  139. if (count++ > 3) {
  140. DBG ("FPGA: Booting failed!\n");
  141. return ERROR_FPGA_PRG_INIT_HIGH;
  142. }
  143. }
  144. DBG ("%s, ", (FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE");
  145. DBG ("%s\n", (FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT");
  146. DBG ("write configuration data into fpga\n");
  147. /* write configuration-data into fpga... */
  148. #ifdef CONFIG_SYS_FPGA_SPARTAN2
  149. /*
  150. * Load uncompressed image into fpga
  151. */
  152. for (i = index; i < size; i++) {
  153. b = fpgadata[i];
  154. for (j = 0; j < 8; j++) {
  155. if ((b & 0x80) == 0x80) {
  156. FPGA_WRITE_1;
  157. } else {
  158. FPGA_WRITE_0;
  159. }
  160. b <<= 1;
  161. }
  162. }
  163. #else
  164. /* send 0xff 0x20 */
  165. FPGA_WRITE_1;
  166. FPGA_WRITE_1;
  167. FPGA_WRITE_1;
  168. FPGA_WRITE_1;
  169. FPGA_WRITE_1;
  170. FPGA_WRITE_1;
  171. FPGA_WRITE_1;
  172. FPGA_WRITE_1;
  173. FPGA_WRITE_0;
  174. FPGA_WRITE_0;
  175. FPGA_WRITE_1;
  176. FPGA_WRITE_0;
  177. FPGA_WRITE_0;
  178. FPGA_WRITE_0;
  179. FPGA_WRITE_0;
  180. FPGA_WRITE_0;
  181. /*
  182. ** Bit_DeCompression
  183. ** Code 1 .. maxOnes : n '1's followed by '0'
  184. ** maxOnes + 1 .. maxOnes + 1 : n - 1 '1's no '0'
  185. ** maxOnes + 2 .. 254 : n - (maxOnes + 2) '0's followed by '1'
  186. ** 255 : '1'
  187. */
  188. for (i = index; i < size; i++) {
  189. b = fpgadata[i];
  190. if ((b >= 1) && (b <= MAX_ONES)) {
  191. for (bit = 0; bit < b; bit++) {
  192. FPGA_WRITE_1;
  193. }
  194. FPGA_WRITE_0;
  195. } else if (b == (MAX_ONES + 1)) {
  196. for (bit = 1; bit < b; bit++) {
  197. FPGA_WRITE_1;
  198. }
  199. } else if ((b >= (MAX_ONES + 2)) && (b <= 254)) {
  200. for (bit = 0; bit < (b - (MAX_ONES + 2)); bit++) {
  201. FPGA_WRITE_0;
  202. }
  203. FPGA_WRITE_1;
  204. } else if (b == 255) {
  205. FPGA_WRITE_1;
  206. }
  207. }
  208. #endif
  209. DBG ("%s, ", (FPGA_DONE_STATE == 0) ? "NOT DONE" : "DONE");
  210. DBG ("%s\n", (FPGA_INIT_STATE == 0) ? "NOT INIT" : "INIT");
  211. /*
  212. * Check if fpga's DONE signal - correctly booted ?
  213. */
  214. /* Wait for FPGA end of programming period . */
  215. count = 0;
  216. while (!(FPGA_DONE_STATE)) {
  217. udelay (1000); /* wait 1ms */
  218. /* Check for timeout */
  219. if (count++ > 3) {
  220. DBG ("FPGA: Booting failed!\n");
  221. return ERROR_FPGA_PRG_DONE;
  222. }
  223. }
  224. DBG ("FPGA: Booting successful!\n");
  225. return 0;
  226. }