geam6ul.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright (C) 2016 Amarula Solutions B.V.
  3. * Copyright (C) 2016 Engicam S.r.l.
  4. * Author: Jagan Teki <jagan@amarulasolutions.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <asm/io.h>
  10. #include <asm/gpio.h>
  11. #include <linux/sizes.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/arch/crm_regs.h>
  14. #include <asm/arch/iomux.h>
  15. #include <asm/arch/mx6-pins.h>
  16. #include <asm/arch/sys_proto.h>
  17. #include <asm/imx-common/iomux-v3.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  20. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  21. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  22. static iomux_v3_cfg_t const uart1_pads[] = {
  23. MX6_PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
  24. MX6_PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
  25. };
  26. int board_early_init_f(void)
  27. {
  28. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  29. return 0;
  30. }
  31. #ifdef CONFIG_NAND_MXS
  32. #define GPMI_PAD_CTRL0 (PAD_CTL_PKE | PAD_CTL_PUE | PAD_CTL_PUS_100K_UP)
  33. #define GPMI_PAD_CTRL1 (PAD_CTL_DSE_40ohm | PAD_CTL_SPEED_MED | \
  34. PAD_CTL_SRE_FAST)
  35. #define GPMI_PAD_CTRL2 (GPMI_PAD_CTRL0 | GPMI_PAD_CTRL1)
  36. static iomux_v3_cfg_t const nand_pads[] = {
  37. MX6_PAD_NAND_DATA00__RAWNAND_DATA00 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  38. MX6_PAD_NAND_DATA01__RAWNAND_DATA01 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  39. MX6_PAD_NAND_DATA02__RAWNAND_DATA02 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  40. MX6_PAD_NAND_DATA03__RAWNAND_DATA03 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  41. MX6_PAD_NAND_DATA04__RAWNAND_DATA04 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  42. MX6_PAD_NAND_DATA05__RAWNAND_DATA05 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  43. MX6_PAD_NAND_DATA06__RAWNAND_DATA06 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  44. MX6_PAD_NAND_DATA07__RAWNAND_DATA07 | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  45. MX6_PAD_NAND_CLE__RAWNAND_CLE | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  46. MX6_PAD_NAND_ALE__RAWNAND_ALE | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  47. MX6_PAD_NAND_CE0_B__RAWNAND_CE0_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  48. MX6_PAD_NAND_RE_B__RAWNAND_RE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  49. MX6_PAD_NAND_WE_B__RAWNAND_WE_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  50. MX6_PAD_NAND_WP_B__RAWNAND_WP_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  51. MX6_PAD_NAND_READY_B__RAWNAND_READY_B | MUX_PAD_CTRL(GPMI_PAD_CTRL2),
  52. };
  53. static void setup_gpmi_nand(void)
  54. {
  55. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  56. /* config gpmi nand iomux */
  57. imx_iomux_v3_setup_multiple_pads(nand_pads, ARRAY_SIZE(nand_pads));
  58. clrbits_le32(&mxc_ccm->CCGR4,
  59. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  60. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  61. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  62. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  63. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  64. /*
  65. * config gpmi and bch clock to 100 MHz
  66. * bch/gpmi select PLL2 PFD2 400M
  67. * 100M = 400M / 4
  68. */
  69. clrbits_le32(&mxc_ccm->cscmr1,
  70. MXC_CCM_CSCMR1_BCH_CLK_SEL |
  71. MXC_CCM_CSCMR1_GPMI_CLK_SEL);
  72. clrsetbits_le32(&mxc_ccm->cscdr1,
  73. MXC_CCM_CSCDR1_BCH_PODF_MASK |
  74. MXC_CCM_CSCDR1_GPMI_PODF_MASK,
  75. (3 << MXC_CCM_CSCDR1_BCH_PODF_OFFSET) |
  76. (3 << MXC_CCM_CSCDR1_GPMI_PODF_OFFSET));
  77. /* enable gpmi and bch clock gating */
  78. setbits_le32(&mxc_ccm->CCGR4,
  79. MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
  80. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
  81. MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
  82. MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
  83. MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK);
  84. /* enable apbh clock gating */
  85. setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
  86. }
  87. #endif /* CONFIG_NAND_MXS */
  88. int board_init(void)
  89. {
  90. /* Address of boot parameters */
  91. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  92. #ifdef CONFIG_NAND_MXS
  93. setup_gpmi_nand();
  94. #endif
  95. return 0;
  96. }
  97. int dram_init(void)
  98. {
  99. gd->ram_size = imx_ddr_size();
  100. return 0;
  101. }
  102. #ifdef CONFIG_SPL_BUILD
  103. #include <libfdt.h>
  104. #include <spl.h>
  105. #include <asm/arch/crm_regs.h>
  106. #include <asm/arch/mx6-ddr.h>
  107. /* MMC board initialization is needed till adding DM support in SPL */
  108. #if defined(CONFIG_FSL_ESDHC) && !defined(CONFIG_DM_MMC)
  109. #include <mmc.h>
  110. #include <fsl_esdhc.h>
  111. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  112. PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
  113. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  114. static iomux_v3_cfg_t const usdhc1_pads[] = {
  115. MX6_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. MX6_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  117. MX6_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  118. MX6_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  119. MX6_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  120. MX6_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  121. /* VSELECT */
  122. MX6_PAD_GPIO1_IO05__USDHC1_VSELECT | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  123. /* CD */
  124. MX6_PAD_UART1_RTS_B__GPIO1_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),
  125. /* RST_B */
  126. MX6_PAD_GPIO1_IO09__GPIO1_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL),
  127. };
  128. #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 1)
  129. struct fsl_esdhc_cfg usdhc_cfg[1] = {
  130. {USDHC1_BASE_ADDR, 0, 4},
  131. };
  132. int board_mmc_getcd(struct mmc *mmc)
  133. {
  134. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  135. int ret = 0;
  136. switch (cfg->esdhc_base) {
  137. case USDHC1_BASE_ADDR:
  138. ret = !gpio_get_value(USDHC1_CD_GPIO);
  139. break;
  140. }
  141. return ret;
  142. }
  143. int board_mmc_init(bd_t *bis)
  144. {
  145. int i, ret;
  146. /*
  147. * According to the board_mmc_init() the following map is done:
  148. * (U-boot device node) (Physical Port)
  149. * mmc0 USDHC1
  150. */
  151. for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
  152. switch (i) {
  153. case 0:
  154. imx_iomux_v3_setup_multiple_pads(
  155. usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
  156. gpio_direction_input(USDHC1_CD_GPIO);
  157. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  158. break;
  159. default:
  160. printf("Warning - USDHC%d controller not supporting\n",
  161. i + 1);
  162. return 0;
  163. }
  164. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
  165. if (ret) {
  166. printf("Warning: failed to initialize mmc dev %d\n", i);
  167. return ret;
  168. }
  169. }
  170. return 0;
  171. }
  172. #endif /* CONFIG_FSL_ESDHC */
  173. static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
  174. .grp_addds = 0x00000030,
  175. .grp_ddrmode_ctl = 0x00020000,
  176. .grp_b0ds = 0x00000030,
  177. .grp_ctlds = 0x00000030,
  178. .grp_b1ds = 0x00000030,
  179. .grp_ddrpke = 0x00000000,
  180. .grp_ddrmode = 0x00020000,
  181. .grp_ddr_type = 0x000c0000,
  182. };
  183. static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
  184. .dram_dqm0 = 0x00000030,
  185. .dram_dqm1 = 0x00000030,
  186. .dram_ras = 0x00000030,
  187. .dram_cas = 0x00000030,
  188. .dram_odt0 = 0x00000030,
  189. .dram_odt1 = 0x00000030,
  190. .dram_sdba2 = 0x00000000,
  191. .dram_sdclk_0 = 0x00000008,
  192. .dram_sdqs0 = 0x00000038,
  193. .dram_sdqs1 = 0x00000030,
  194. .dram_reset = 0x00000030,
  195. };
  196. static struct mx6_mmdc_calibration mx6_mmcd_calib = {
  197. .p0_mpwldectrl0 = 0x00070007,
  198. .p0_mpdgctrl0 = 0x41490145,
  199. .p0_mprddlctl = 0x40404546,
  200. .p0_mpwrdlctl = 0x4040524D,
  201. };
  202. struct mx6_ddr_sysinfo ddr_sysinfo = {
  203. .dsize = 0,
  204. .cs_density = 20,
  205. .ncs = 1,
  206. .cs1_mirror = 0,
  207. .rtt_wr = 2,
  208. .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
  209. .walat = 1, /* Write additional latency */
  210. .ralat = 5, /* Read additional latency */
  211. .mif3_mode = 3, /* Command prediction working mode */
  212. .bi_on = 1, /* Bank interleaving enabled */
  213. .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
  214. .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
  215. .ddr_type = DDR_TYPE_DDR3,
  216. };
  217. static struct mx6_ddr3_cfg mem_ddr = {
  218. .mem_speed = 800,
  219. .density = 4,
  220. .width = 16,
  221. .banks = 8,
  222. .rowaddr = 13,
  223. .coladdr = 10,
  224. .pagesz = 2,
  225. .trcd = 1375,
  226. .trcmin = 4875,
  227. .trasmin = 3500,
  228. };
  229. static void ccgr_init(void)
  230. {
  231. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  232. writel(0xFFFFFFFF, &ccm->CCGR0);
  233. writel(0xFFFFFFFF, &ccm->CCGR1);
  234. writel(0xFFFFFFFF, &ccm->CCGR2);
  235. writel(0xFFFFFFFF, &ccm->CCGR3);
  236. writel(0xFFFFFFFF, &ccm->CCGR4);
  237. writel(0xFFFFFFFF, &ccm->CCGR5);
  238. writel(0xFFFFFFFF, &ccm->CCGR6);
  239. writel(0xFFFFFFFF, &ccm->CCGR7);
  240. }
  241. static void spl_dram_init(void)
  242. {
  243. mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  244. mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
  245. }
  246. void board_init_f(ulong dummy)
  247. {
  248. /* setup AIPS and disable watchdog */
  249. arch_cpu_init();
  250. ccgr_init();
  251. /* iomux and setup of i2c */
  252. board_early_init_f();
  253. /* setup GP timer */
  254. timer_init();
  255. /* UART clocks enabled and gd valid - init serial console */
  256. preloader_console_init();
  257. /* DDR initialization */
  258. spl_dram_init();
  259. /* Clear the BSS. */
  260. memset(__bss_start, 0, __bss_end - __bss_start);
  261. /* load/boot image from boot device */
  262. board_init_r(NULL, 0);
  263. }
  264. #endif /* CONFIG_SPL_BUILD */