ethernut5.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * (C) Copyright 2011
  3. * egnite GmbH <info@egnite.de>
  4. *
  5. * (C) Copyright 2010
  6. * Ole Reinhardt <ole.reinhardt@thermotemp.de>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. /*
  11. * Ethernut 5 general board support
  12. *
  13. * Ethernut is an open source hardware and software project for
  14. * embedded Ethernet devices. Hardware layouts and CAD files are
  15. * freely available under BSD-like license.
  16. *
  17. * Ethernut 5 is the first member of the Ethernut board family
  18. * with U-Boot and Linux support. This implementation is based
  19. * on the original work done by Ole Reinhardt, but heavily modified
  20. * to support additional features and the latest board revision 5.0F.
  21. *
  22. * Main board components are by default:
  23. *
  24. * Atmel AT91SAM9XE512 CPU with 512 kBytes NOR Flash
  25. * 2 x 64 MBytes Micron MT48LC32M16A2P SDRAM
  26. * 512 MBytes Micron MT29F4G08ABADA NAND Flash
  27. * 4 MBytes Atmel AT45DB321D DataFlash
  28. * SMSC LAN8710 Ethernet PHY
  29. * Atmel ATmega168 MCU used for power management
  30. * Linear Technology LTC4411 PoE controller
  31. *
  32. * U-Boot relevant board interfaces are:
  33. *
  34. * 100 Mbit Ethernet with IEEE 802.3af PoE
  35. * RS-232 serial port
  36. * USB host and device
  37. * MMC/SD-Card slot
  38. * Expansion port with I2C, SPI and more...
  39. *
  40. * Typically the U-Boot image is loaded from serial DataFlash into
  41. * SDRAM by the samboot boot loader, which is located in internal
  42. * NOR Flash and provides all essential initializations like CPU
  43. * and peripheral clocks and, of course, the SDRAM configuration.
  44. *
  45. * For testing purposes it is also possibly to directly transfer
  46. * the image into SDRAM via JTAG. A tested configuration exists
  47. * for the Turtelizer 2 hardware dongle and the OpenOCD software.
  48. * In this case the latter will do the basic hardware configuration
  49. * via its reset-init script.
  50. *
  51. * For additional information visit the project home page at
  52. * http://www.ethernut.de/
  53. */
  54. #include <common.h>
  55. #include <net.h>
  56. #include <netdev.h>
  57. #include <miiphy.h>
  58. #include <i2c.h>
  59. #include <spi.h>
  60. #include <dataflash.h>
  61. #include <mmc.h>
  62. #include <atmel_mci.h>
  63. #include <asm/arch/at91sam9260.h>
  64. #include <asm/arch/at91sam9260_matrix.h>
  65. #include <asm/arch/at91sam9_smc.h>
  66. #include <asm/arch/at91_common.h>
  67. #include <asm/arch/at91_spi.h>
  68. #include <asm/arch/clk.h>
  69. #include <asm/arch/gpio.h>
  70. #include <asm/io.h>
  71. #include <asm/gpio.h>
  72. #include "ethernut5_pwrman.h"
  73. DECLARE_GLOBAL_DATA_PTR;
  74. AT91S_DATAFLASH_INFO dataflash_info[CONFIG_SYS_MAX_DATAFLASH_BANKS];
  75. struct dataflash_addr cs[CONFIG_SYS_MAX_DATAFLASH_BANKS] = {
  76. {CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0, 0}
  77. };
  78. /*
  79. * In fact we have 7 partitions, but u-boot supports 5 only. This is
  80. * no big deal, because the first partition is reserved for applications
  81. * and the last one is used by Nut/OS. Both need not to be visible here.
  82. */
  83. dataflash_protect_t area_list[NB_DATAFLASH_AREA] = {
  84. { 0x00021000, 0x00041FFF, FLAG_PROTECT_SET, 0, "setup" },
  85. { 0x00042000, 0x000C5FFF, FLAG_PROTECT_SET, 0, "uboot" },
  86. { 0x000C6000, 0x00359FFF, FLAG_PROTECT_SET, 0, "kernel" },
  87. { 0x0035A000, 0x003DDFFF, FLAG_PROTECT_SET, 0, "nutos" },
  88. { 0x003DE000, 0x003FEFFF, FLAG_PROTECT_CLEAR, 0, "env" }
  89. };
  90. /*
  91. * This is called last during early initialization. Most of the basic
  92. * hardware interfaces are up and running.
  93. *
  94. * The SDRAM hardware has been configured by the first stage boot loader.
  95. * We only need to announce its size, using u-boot's memory check.
  96. */
  97. int dram_init(void)
  98. {
  99. gd->ram_size = get_ram_size(
  100. (void *)CONFIG_SYS_SDRAM_BASE,
  101. CONFIG_SYS_SDRAM_SIZE);
  102. return 0;
  103. }
  104. #ifdef CONFIG_CMD_NAND
  105. static void ethernut5_nand_hw_init(void)
  106. {
  107. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  108. struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  109. unsigned long csa;
  110. /* Assign CS3 to NAND/SmartMedia Interface */
  111. csa = readl(&matrix->ebicsa);
  112. csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
  113. writel(csa, &matrix->ebicsa);
  114. /* Configure SMC CS3 for NAND/SmartMedia */
  115. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  116. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  117. &smc->cs[3].setup);
  118. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  119. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  120. &smc->cs[3].pulse);
  121. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  122. &smc->cs[3].cycle);
  123. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  124. AT91_SMC_MODE_EXNW_DISABLE |
  125. AT91_SMC_MODE_DBW_8 |
  126. AT91_SMC_MODE_TDF_CYCLE(2),
  127. &smc->cs[3].mode);
  128. #ifdef CONFIG_SYS_NAND_READY_PIN
  129. /* Ready pin is optional. */
  130. at91_set_pio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  131. #endif
  132. gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  133. }
  134. #endif
  135. /*
  136. * This is called first during late initialization.
  137. */
  138. int board_init(void)
  139. {
  140. at91_periph_clk_enable(ATMEL_ID_PIOA);
  141. at91_periph_clk_enable(ATMEL_ID_PIOB);
  142. at91_periph_clk_enable(ATMEL_ID_PIOC);
  143. /* Set adress of boot parameters. */
  144. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  145. /* Initialize UARTs and power management. */
  146. at91_seriald_hw_init();
  147. ethernut5_power_init();
  148. #ifdef CONFIG_CMD_NAND
  149. ethernut5_nand_hw_init();
  150. #endif
  151. #ifdef CONFIG_HAS_DATAFLASH
  152. at91_spi0_hw_init(1 << 0);
  153. #endif
  154. return 0;
  155. }
  156. #ifdef CONFIG_MACB
  157. /*
  158. * This is optionally called last during late initialization.
  159. */
  160. int board_eth_init(bd_t *bis)
  161. {
  162. const char *devname;
  163. unsigned short mode;
  164. at91_periph_clk_enable(ATMEL_ID_EMAC0);
  165. /* Need to reset PHY via power management. */
  166. ethernut5_phy_reset();
  167. /* Set peripheral pins. */
  168. at91_macb_hw_init();
  169. /* Basic EMAC initialization. */
  170. if (macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, CONFIG_PHY_ID))
  171. return -1;
  172. /*
  173. * Early board revisions have a pull-down at the PHY's MODE0
  174. * strap pin, which forces the PHY into power down. Here we
  175. * switch to all-capable mode.
  176. */
  177. devname = miiphy_get_current_dev();
  178. if (miiphy_read(devname, 0, 18, &mode) == 0) {
  179. /* Set mode[2:0] to 0b111. */
  180. mode |= 0x00E0;
  181. miiphy_write(devname, 0, 18, mode);
  182. /* Soft reset overrides strap pins. */
  183. miiphy_write(devname, 0, MII_BMCR, BMCR_RESET);
  184. }
  185. /* Sync environment with network devices, needed for nfsroot. */
  186. return eth_init();
  187. }
  188. #endif
  189. #ifdef CONFIG_GENERIC_ATMEL_MCI
  190. int board_mmc_init(bd_t *bd)
  191. {
  192. at91_periph_clk_enable(ATMEL_ID_MCI);
  193. /* Initialize MCI hardware. */
  194. at91_mci_hw_init();
  195. /* Register the device. */
  196. return atmel_mci_init((void *)ATMEL_BASE_MCI);
  197. }
  198. int board_mmc_getcd(struct mmc *mmc)
  199. {
  200. return !at91_get_pio_value(CONFIG_SYS_MMC_CD_PIN);
  201. }
  202. #endif
  203. #ifdef CONFIG_ATMEL_SPI
  204. /*
  205. * Note, that u-boot uses different code for SPI bus access. While
  206. * memory routines use automatic chip select control, the serial
  207. * flash support requires 'manual' GPIO control. Thus, we switch
  208. * modes.
  209. */
  210. void spi_cs_activate(struct spi_slave *slave)
  211. {
  212. /* Enable NPCS0 in GPIO mode. This disables peripheral control. */
  213. at91_set_pio_output(AT91_PIO_PORTA, 3, 0);
  214. }
  215. void spi_cs_deactivate(struct spi_slave *slave)
  216. {
  217. /* Disable NPCS0 in GPIO mode. */
  218. at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
  219. /* Switch back to peripheral chip select control. */
  220. at91_set_a_periph(AT91_PIO_PORTA, 3, 1);
  221. }
  222. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  223. {
  224. return bus == 0 && cs == 0;
  225. }
  226. #endif