kwbimage.cfg 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192
  1. #
  2. # Copyright (C) 2011
  3. # Stefan Herbrechtsmeier <stefan@herbrechtsmeier.net>
  4. #
  5. # Based on Kirkwood support:
  6. # (C) Copyright 2009
  7. # Marvell Semiconductor <www.marvell.com>
  8. # Written-by: Prafulla Wadaskar <prafulla@marvell.com>
  9. #
  10. # SPDX-License-Identifier: GPL-2.0+
  11. #
  12. # Refer doc/README.kwbimage for more details about how-to configure
  13. # and create kirkwood boot image
  14. #
  15. # Boot Media configurations
  16. BOOT_FROM nand
  17. NAND_ECC_MODE default
  18. NAND_PAGE_SIZE 0x0800
  19. # SOC registers configuration using bootrom header extension
  20. # Maximum KWBIMAGE_MAX_CONFIG configurations allowed
  21. # Configure RGMII-0 interface pad voltage to 1.8V
  22. DATA 0xFFD100e0 0x1b1b1b9b
  23. #Dram initalization for SINGLE x16 CL=5 @ 400MHz
  24. DATA 0xFFD01400 0x43000c30 # DDR Configuration register
  25. # bit13-0: 0xc30, 3120 DDR2 clks refresh rate
  26. # bit23-14: 0 required
  27. # bit24: 1, enable exit self refresh mode on DDR access
  28. # bit25: 1 required
  29. # bit29-26: 0 required
  30. # bit31-30: 0b01 required
  31. DATA 0xFFD01404 0x39543000 # DDR Controller Control Low
  32. # bit3-0: 0 required
  33. # bit4: 0, addr/cmd in smame cycle
  34. # bit5: 0, clk is driven during self refresh, we don't care for APX
  35. # bit6: 0, use recommended falling edge of clk for addr/cmd
  36. # bit11-7: 0 required
  37. # bit12: 1 required
  38. # bit13: 1 required
  39. # bit14: 0, input buffer always powered up
  40. # bit17-15: 0 required
  41. # bit18: 1, cpu lock transaction enabled
  42. # bit19: 0 required
  43. # bit23-20: 5, recommended value for CL=5 and STARTBURST_DEL disabled bit31=0
  44. # bit27-24: 9, CL+4, STARTBURST sample stages, for freqs 400MHz, unbuffered DIMM
  45. # bit30-28: 3 required
  46. # bit31: 0, no additional STARTBURST delay
  47. DATA 0xFFD01408 0x22125451 # DDR Timing (Low)
  48. # bit3-0: 1, 18 cycle tRAS (tRAS[3-0])
  49. # bit7-4: 5, 6 cycle tRCD
  50. # bit11-8: 4, 5 cyle tRP
  51. # bit15-12: 5, 6 cyle tWR
  52. # bit19-16: 2, 3 cyle tWTR
  53. # bit20: 1, 18 cycle tRAS (tRAS[4])
  54. # bit23-21: 0 required
  55. # bit27-24: 2, 3 cycle tRRD
  56. # bit31-28: 2, 3 cyle tRTP
  57. DATA 0xFFD0140C 0x00000833 # DDR Timing (High)
  58. # bit6-0: 0x33, 33 cycle tRFC
  59. # bit8-7: 0, 1 cycle tR2R
  60. # bit10-9: 0, 1 cyle tR2W
  61. # bit12-11: 1, 2 cylce tW2W
  62. # bit31-13: 0 required
  63. DATA 0xFFD01410 0x0000000c # DDR Address Control
  64. # bit1-0: 0, Cs0width=x8
  65. # bit3-2: 3, Cs0size=1Gb
  66. # bit5-4: 0, Cs1width=nonexistent
  67. # bit7-6: 0, Cs1size=nonexistent
  68. # bit9-8: 0, Cs2width=nonexistent
  69. # bit11-10: 0, Cs2size=nonexistent
  70. # bit13-12: 0, Cs3width=nonexistent
  71. # bit15-14: 0, Cs3size=nonexistent
  72. # bit16: 0, Cs0AddrSel
  73. # bit17: 0, Cs1AddrSel
  74. # bit18: 0, Cs2AddrSel
  75. # bit19: 0, Cs3AddrSel
  76. # bit31-20: 0 required
  77. DATA 0xFFD01414 0x00000000 # DDR Open Pages Control
  78. # bit0: 0, OPEn=OpenPage enabled
  79. # bit31-1: 0 required
  80. DATA 0xFFD01418 0x00000000 # DDR Operation
  81. # bit3-0: 0, Cmd=Normal SDRAM Mode
  82. # bit31-4: 0 required
  83. DATA 0xFFD0141C 0x00000C52 # DDR Mode
  84. # bit2-0: 2, Burst Length (2 required)
  85. # bit3: 0, Burst Type (0 required)
  86. # bit6-4: 5, CAS Latency (CL) 5
  87. # bit7: 0, (Test Mode) Normal operation
  88. # bit8: 0, (Reset DLL) Normal operation
  89. # bit11-9: 0, Write recovery for auto-precharge (3 required ??)
  90. # bit12: 0, Fast Active power down exit time (0 required)
  91. # bit31-13: 0 required
  92. DATA 0xFFD01420 0x00000040 # DDR Extended Mode
  93. # bit0: 0, DRAM DLL enabled
  94. # bit1: 0, DRAM drive strength normal
  95. # bit2: 0, ODT control Rtt[0] (Rtt=2, 150 ohm termination)
  96. # bit5-3: 0 required
  97. # bit6: 1, ODT control Rtt[1] (Rtt=2, 150 ohm termination)
  98. # bit9-7: 0 required
  99. # bit10: 0, differential DQS enabled
  100. # bit11: 0 required
  101. # bit12: 0, DRAM output buffer enabled
  102. # bit31-13: 0 required
  103. DATA 0xFFD01424 0x0000F17F # DDR Controller Control High
  104. # bit2-0: 0x7 required
  105. # bit3: 1, MBUS Burst Chop disabled
  106. # bit6-4: 0x7 required
  107. # bit7: 0 required
  108. # bit8: 1, add writepath sample stage, must be 1 for DDR freq >= 300MHz
  109. # bit9: 0, no half clock cycle addition to dataout
  110. # bit10: 0, 1/4 clock cycle skew enabled for addr/ctl signals
  111. # bit11: 0, 1/4 clock cycle skew disabled for write mesh
  112. # bit15-12: 0xf required
  113. # bit31-16: 0 required
  114. DATA 0xFFD01428 0x00085520 # DDR2 ODT Read Timing
  115. # bit3-0: 0 required
  116. # bit7-4: 2, 2 cycles from read command to assertion of M_ODT signal
  117. # bit11-8: 5, 5 cycles from read command to de-assertion of M_ODT signal
  118. # bit15-12: 5, 5 cycles from read command to assertion of internal ODT signal
  119. # bit19-16: 8, 8 cycles from read command to de-assertion of internal ODT signal
  120. # bit31-20: 0 required
  121. DATA 0xFFD0147C 0x00008552 # DDR2 ODT Write Timing
  122. # bit3-0: 2, 2 cycles from write comand to assertion of M_ODT signal
  123. # bit7-4: 5, 5 cycles from write command to de-assertion of M_ODT signal
  124. # bit15-12: 5, 5 cycles from write command to assertion of internal ODT signal
  125. # bit19-16: 8, 8 cycles from write command to de-assertion of internal ODT signal
  126. # bit31-16: 0 required
  127. DATA 0xFFD01500 0x00000000 # CS[0]n Base address to 0x0
  128. DATA 0xFFD01504 0x0FFFFFF1 # CS[0]n Size
  129. # bit0: 1, Window enabled
  130. # bit1: 0, Write Protect disabled
  131. # bit3-2: 0x0, CS0 hit selected
  132. # bit23-4: 0xfffff required
  133. # bit31-24: 0x0f, Size (i.e. 256MB)
  134. DATA 0xFFD01508 0x10000000 # CS[1]n Base address to 256Mb
  135. DATA 0xFFD0150C 0x0FFFFFF5 # CS[1]n Size 256Mb Window enabled for CS1
  136. # bit0: 1, Window enabled
  137. # bit1: 0, Write Protect disabled
  138. # bit3-2: 1, CS1 hit selected
  139. # bit23-4: 0xfffff required
  140. # bit31-24: 0x0f, Size (i.e. 256MB)
  141. DATA 0xFFD01514 0x00000000 # CS[2]n Size, window disabled
  142. DATA 0xFFD0151C 0x00000000 # CS[3]n Size, window disabled
  143. DATA 0xFFD01494 0x00030000 # DDR ODT Control (Low)
  144. # bit3-0: 0b0000, (read) M_ODT[0] is not asserted during read from DRAM
  145. # bit7-4: 0b0000, (read) M_ODT[1] is not asserted during read from DRAM
  146. # bit15-8: 0 required
  147. # bit19-16: 0b0011, (write) M_ODT[0] is asserted during write to DRAM CS0 and CS1
  148. # bit23-20: 0b0000, (write) M_ODT[1] is not asserted during write to DRAM
  149. # bit31-24: 0 required
  150. DATA 0xFFD01498 0x00000000 # DDR ODT Control (High)
  151. # bit1-0: 0, M_ODT[0] assertion is controlled by ODT Control Low register
  152. # bit3-2: 0, M_ODT[1] assertion is controlled by ODT Control Low register
  153. # bit31-4 0 required
  154. DATA 0xFFD0149C 0x0000E803 # CPU ODT Control
  155. # bit3-0: 0b0011, internal ODT is asserted during read from DRAM bank 0-1
  156. # bit7-4: 0b0000, internal ODT is not asserted during write to DRAM bank 0-4
  157. # bit9-8: 0, Internal ODT assertion is controlled by fiels
  158. # bit11-10: 2, M_DQ, M_DM, and M_DQS I/O buffer ODT 75 ohm
  159. # bit13-12: 2, M_STARTBURST_IN I/O buffer ODT 75 ohm
  160. # bit14: 1, M_STARTBURST_IN ODT enabled
  161. # bit15: 1, DDR IO ODT Unit: Drive ODT calibration values
  162. # bit20-16: 0, Pad N channel driving strength for ODT
  163. # bit25-21: 0, Pad P channel driving strength for ODT
  164. # bit31-26: 0 required
  165. DATA 0xFFD01480 0x00000001 # DDR Initialization Control
  166. # bit0: 1, enable DDR init upon this register write
  167. # bit31-1: 0, required
  168. # End of Header extension
  169. DATA 0x0 0x0