eth.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * Ethernet specific code for CompuLab CL-SOM-AM57x module
  3. *
  4. * (C) Copyright 2016 CompuLab, Ltd. http://compulab.co.il/
  5. *
  6. * Author: Uri Mashiach <uri.mashiach@compulab.co.il>
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <cpsw.h>
  12. #include <miiphy.h>
  13. #include <asm/gpio.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include "../common/eeprom.h"
  16. static void cpsw_control(int enabled)
  17. {
  18. /* VTP can be added here */
  19. }
  20. static struct cpsw_slave_data cl_som_am57x_cpsw_slaves[] = {
  21. {
  22. .slave_reg_ofs = 0x208,
  23. .sliver_reg_ofs = 0xd80,
  24. .phy_addr = 0,
  25. .phy_if = PHY_INTERFACE_MODE_RMII,
  26. },
  27. {
  28. .slave_reg_ofs = 0x308,
  29. .sliver_reg_ofs = 0xdc0,
  30. .phy_addr = 1,
  31. .phy_if = PHY_INTERFACE_MODE_RMII,
  32. },
  33. };
  34. static struct cpsw_platform_data cl_som_am57_cpsw_data = {
  35. .mdio_base = CPSW_MDIO_BASE,
  36. .cpsw_base = CPSW_BASE,
  37. .mdio_div = 0xff,
  38. .channels = 8,
  39. .cpdma_reg_ofs = 0x800,
  40. .slaves = 2,
  41. .slave_data = cl_som_am57x_cpsw_slaves,
  42. .ale_reg_ofs = 0xd00,
  43. .ale_entries = 1024,
  44. .host_port_reg_ofs = 0x108,
  45. .hw_stats_reg_ofs = 0x900,
  46. .bd_ram_ofs = 0x2000,
  47. .mac_control = (1 << 5),
  48. .control = cpsw_control,
  49. .host_port_num = 0,
  50. .version = CPSW_CTRL_VERSION_2,
  51. };
  52. /*
  53. * cl_som_am57x_efuse_read_mac_addr() - read Ethernet port MAC address.
  54. * The information is retrieved from the SOC's registers.
  55. * @buff: read buffer.
  56. * @port_num: port number.
  57. */
  58. static void cl_som_am57x_efuse_read_mac_addr(uchar *buff, uint port_num)
  59. {
  60. uint32_t mac_hi, mac_lo;
  61. if (port_num) {
  62. mac_lo = readl((*ctrl)->control_core_mac_id_1_lo);
  63. mac_hi = readl((*ctrl)->control_core_mac_id_1_hi);
  64. } else {
  65. mac_lo = readl((*ctrl)->control_core_mac_id_0_lo);
  66. mac_hi = readl((*ctrl)->control_core_mac_id_0_hi);
  67. }
  68. buff[0] = (mac_hi & 0xFF0000) >> 16;
  69. buff[1] = (mac_hi & 0xFF00) >> 8;
  70. buff[2] = mac_hi & 0xFF;
  71. buff[3] = (mac_lo & 0xFF0000) >> 16;
  72. buff[4] = (mac_lo & 0xFF00) >> 8;
  73. buff[5] = mac_lo & 0xFF;
  74. }
  75. /*
  76. * cl_som_am57x_handle_mac_address() - set MAC address in the U-Boot
  77. * environment.
  78. * The address is retrieved retrieved from an EEPROM field or from the
  79. * SOC's registers.
  80. * @env_name: U-Boot environment name.
  81. * @field_name: EEPROM field name.
  82. * @port_num: SOC's port number.
  83. */
  84. static int cl_som_am57x_handle_mac_address(char *env_name, uint port_num)
  85. {
  86. int ret;
  87. uint8_t enetaddr[6];
  88. ret = eth_getenv_enetaddr(env_name, enetaddr);
  89. if (ret)
  90. return 0;
  91. ret = cl_eeprom_read_mac_addr(enetaddr, CONFIG_SYS_I2C_EEPROM_BUS);
  92. if (ret || !is_valid_ethaddr(enetaddr))
  93. cl_som_am57x_efuse_read_mac_addr(enetaddr, port_num);
  94. if (!is_valid_ethaddr(enetaddr))
  95. return -1;
  96. ret = eth_setenv_enetaddr(env_name, enetaddr);
  97. if (ret)
  98. printf("cl-som-am57x: Failed to set Eth port %d MAC address\n",
  99. port_num);
  100. return ret;
  101. }
  102. #define CL_SOM_AM57X_PHY_ADDR2 0x01
  103. #define AR8033_PHY_DEBUG_ADDR_REG 0x1d
  104. #define AR8033_PHY_DEBUG_DATA_REG 0x1e
  105. #define AR8033_DEBUG_RGMII_RX_CLK_DLY_REG 0x00
  106. #define AR8033_DEBUG_RGMII_TX_CLK_DLY_REG 0x05
  107. #define AR8033_DEBUG_RGMII_RX_CLK_DLY_MASK (1 << 15)
  108. #define AR8033_DEBUG_RGMII_TX_CLK_DLY_MASK (1 << 8)
  109. /*
  110. * cl_som_am57x_rgmii_clk_delay() - Set RGMII clock delay.
  111. * Enable RX delay, disable TX delay.
  112. */
  113. static void cl_som_am57x_rgmii_clk_delay(void)
  114. {
  115. uint16_t mii_reg_val;
  116. const char *devname;
  117. devname = miiphy_get_current_dev();
  118. /* PHY 2 */
  119. miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_ADDR_REG,
  120. AR8033_DEBUG_RGMII_RX_CLK_DLY_REG);
  121. miiphy_read(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
  122. &mii_reg_val);
  123. mii_reg_val |= AR8033_DEBUG_RGMII_RX_CLK_DLY_MASK;
  124. miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
  125. mii_reg_val);
  126. miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_ADDR_REG,
  127. AR8033_DEBUG_RGMII_TX_CLK_DLY_REG);
  128. miiphy_read(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
  129. &mii_reg_val);
  130. mii_reg_val &= ~AR8033_DEBUG_RGMII_TX_CLK_DLY_MASK;
  131. miiphy_write(devname, CL_SOM_AM57X_PHY_ADDR2, AR8033_PHY_DEBUG_DATA_REG,
  132. mii_reg_val);
  133. }
  134. #define CL_SOM_AM57X_GPIO_PHY1_RST 92 /* GPIO3_28 */
  135. #define CL_SOM_AM57X_RGMII_PORT1 1
  136. int board_eth_init(bd_t *bis)
  137. {
  138. int ret;
  139. uint32_t ctrl_val;
  140. char *cpsw_phy_envval;
  141. int cpsw_act_phy = 1;
  142. /* SB-SOM-AM57x primary Eth (P21) is routed to RGMII1 */
  143. ret = cl_som_am57x_handle_mac_address("ethaddr",
  144. CL_SOM_AM57X_RGMII_PORT1);
  145. if (ret)
  146. return -1;
  147. /* Select RGMII for GMII1_SEL */
  148. ctrl_val = readl((*ctrl)->control_core_control_io1) & (~0x33);
  149. ctrl_val |= 0x22;
  150. writel(ctrl_val, (*ctrl)->control_core_control_io1);
  151. mdelay(10);
  152. gpio_request(CL_SOM_AM57X_GPIO_PHY1_RST, "phy1_rst");
  153. gpio_direction_output(CL_SOM_AM57X_GPIO_PHY1_RST, 0);
  154. mdelay(20);
  155. gpio_set_value(CL_SOM_AM57X_GPIO_PHY1_RST, 1);
  156. mdelay(20);
  157. cpsw_phy_envval = getenv("cpsw_phy");
  158. if (cpsw_phy_envval != NULL)
  159. cpsw_act_phy = simple_strtoul(cpsw_phy_envval, NULL, 0);
  160. cl_som_am57_cpsw_data.active_slave = cpsw_act_phy;
  161. ret = cpsw_register(&cl_som_am57_cpsw_data);
  162. if (ret < 0)
  163. printf("Error %d registering CPSW switch\n", ret);
  164. /* Set RGMII clock delay */
  165. cl_som_am57x_rgmii_clk_delay();
  166. return ret;
  167. }