spl.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * SPL specific code for CCV xPress
  3. *
  4. * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <common.h>
  9. #include <spl.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/mx6-ddr.h>
  12. #include <asm/arch/crm_regs.h>
  13. /* Configuration for IM IME1G16D3EEBG-15EI, 64M x 16 -> 128MiB */
  14. static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
  15. .grp_addds = 0x00000030,
  16. .grp_ddrmode_ctl = 0x00020000,
  17. .grp_b0ds = 0x00000030,
  18. .grp_ctlds = 0x00000030,
  19. .grp_b1ds = 0x00000030,
  20. .grp_ddrpke = 0x00000000,
  21. .grp_ddrmode = 0x00020000,
  22. .grp_ddr_type = 0x000c0000,
  23. };
  24. static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
  25. .dram_dqm0 = 0x00000030,
  26. .dram_dqm1 = 0x00000030,
  27. .dram_ras = 0x00000030,
  28. .dram_cas = 0x00000030,
  29. .dram_odt0 = 0x00000030,
  30. .dram_odt1 = 0x00000030,
  31. .dram_sdba2 = 0x00000000,
  32. .dram_sdclk_0 = 0x00000008,
  33. .dram_sdqs0 = 0x00000038,
  34. .dram_sdqs1 = 0x00000030,
  35. .dram_reset = 0x00000030,
  36. };
  37. static struct mx6_mmdc_calibration mx6_mmcd_calib = {
  38. .p0_mpwldectrl0 = 0x00000000,
  39. .p0_mpdgctrl0 = 0x4164015C,
  40. .p0_mprddlctl = 0x40404446,
  41. .p0_mpwrdlctl = 0x40405A52,
  42. };
  43. struct mx6_ddr_sysinfo ddr_sysinfo = {
  44. .dsize = 0,
  45. .cs_density = 20,
  46. .ncs = 1,
  47. .cs1_mirror = 0,
  48. .rtt_wr = 2,
  49. .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
  50. .walat = 1, /* Write additional latency */
  51. .ralat = 5, /* Read additional latency */
  52. .mif3_mode = 3, /* Command prediction working mode */
  53. .bi_on = 1, /* Bank interleaving enabled */
  54. .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
  55. .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
  56. .ddr_type = DDR_TYPE_DDR3,
  57. .refsel = 1, /* Refresh cycles at 32KHz */
  58. .refr = 7, /* 8 refresh commands per refresh cycle */
  59. };
  60. static struct mx6_ddr3_cfg mem_ddr = {
  61. .mem_speed = 800,
  62. .density = 4,
  63. .width = 16,
  64. .banks = 8,
  65. .rowaddr = 13,
  66. .coladdr = 10,
  67. .pagesz = 2,
  68. .trcd = 1375,
  69. .trcmin = 4875,
  70. .trasmin = 3500,
  71. };
  72. static void ccgr_init(void)
  73. {
  74. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  75. writel(0xFFFFFFFF, &ccm->CCGR0);
  76. writel(0xFFFFFFFF, &ccm->CCGR1);
  77. writel(0xFFFFFFFF, &ccm->CCGR2);
  78. writel(0xFFFFFFFF, &ccm->CCGR3);
  79. writel(0xFFFFFFFF, &ccm->CCGR4);
  80. writel(0xFFFFFFFF, &ccm->CCGR5);
  81. writel(0xFFFFFFFF, &ccm->CCGR6);
  82. writel(0xFFFFFFFF, &ccm->CCGR7);
  83. }
  84. static void spl_dram_init(void)
  85. {
  86. mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  87. mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
  88. }
  89. void board_init_f(ulong dummy)
  90. {
  91. /* Setup AIPS and disable watchdog */
  92. arch_cpu_init();
  93. ccgr_init();
  94. /* Setup iomux and i2c */
  95. board_early_init_f();
  96. /* Setup GP timer */
  97. timer_init();
  98. /* UART clocks enabled and gd valid - init serial console */
  99. preloader_console_init();
  100. /* DDR initialization */
  101. spl_dram_init();
  102. }