canmb.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <mpc5xxx.h>
  12. #include <pci.h>
  13. #if defined(CONFIG_MPC5200_DDR)
  14. #include "mt46v16m16-75.h"
  15. #else
  16. #include "mt48lc16m32s2-75.h"
  17. #endif
  18. #ifndef CONFIG_SYS_RAMBOOT
  19. static void sdram_start (int hi_addr)
  20. {
  21. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  22. /* unlock mode register */
  23. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  24. __asm__ volatile ("sync");
  25. /* precharge all banks */
  26. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  27. __asm__ volatile ("sync");
  28. #if SDRAM_DDR
  29. /* set mode register: extended mode */
  30. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  31. __asm__ volatile ("sync");
  32. /* set mode register: reset DLL */
  33. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  34. __asm__ volatile ("sync");
  35. #endif
  36. /* precharge all banks */
  37. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  38. __asm__ volatile ("sync");
  39. /* auto refresh */
  40. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  41. __asm__ volatile ("sync");
  42. /* set mode register */
  43. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  44. __asm__ volatile ("sync");
  45. /* normal operation */
  46. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  47. __asm__ volatile ("sync");
  48. }
  49. #endif
  50. /*
  51. * ATTENTION: Although partially referenced initdram does NOT make real use
  52. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  53. * is something else than 0x00000000.
  54. */
  55. phys_size_t initdram (int board_type)
  56. {
  57. ulong dramsize = 0;
  58. ulong dramsize2 = 0;
  59. #ifndef CONFIG_SYS_RAMBOOT
  60. ulong test1, test2;
  61. /* setup SDRAM chip selects */
  62. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  63. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  64. __asm__ volatile ("sync");
  65. /* setup config registers */
  66. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  67. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  68. __asm__ volatile ("sync");
  69. #if SDRAM_DDR
  70. /* set tap delay */
  71. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  72. __asm__ volatile ("sync");
  73. #endif
  74. /* find RAM size using SDRAM CS0 only */
  75. sdram_start(0);
  76. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  77. sdram_start(1);
  78. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  79. if (test1 > test2) {
  80. sdram_start(0);
  81. dramsize = test1;
  82. } else {
  83. dramsize = test2;
  84. }
  85. /* memory smaller than 1MB is impossible */
  86. if (dramsize < (1 << 20)) {
  87. dramsize = 0;
  88. }
  89. /* set SDRAM CS0 size according to the amount of RAM found */
  90. if (dramsize > 0) {
  91. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  92. } else {
  93. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  94. }
  95. /* let SDRAM CS1 start right after CS0 */
  96. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  97. /* find RAM size using SDRAM CS1 only */
  98. if (!dramsize)
  99. sdram_start(0);
  100. test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  101. if (!dramsize) {
  102. sdram_start(1);
  103. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  104. }
  105. if (test1 > test2) {
  106. sdram_start(0);
  107. dramsize2 = test1;
  108. } else {
  109. dramsize2 = test2;
  110. }
  111. /* memory smaller than 1MB is impossible */
  112. if (dramsize2 < (1 << 20)) {
  113. dramsize2 = 0;
  114. }
  115. /* set SDRAM CS1 size according to the amount of RAM found */
  116. if (dramsize2 > 0) {
  117. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  118. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  119. } else {
  120. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  121. }
  122. #else /* CONFIG_SYS_RAMBOOT */
  123. /* retrieve size of memory connected to SDRAM CS0 */
  124. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  125. if (dramsize >= 0x13) {
  126. dramsize = (1 << (dramsize - 0x13)) << 20;
  127. } else {
  128. dramsize = 0;
  129. }
  130. /* retrieve size of memory connected to SDRAM CS1 */
  131. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  132. if (dramsize2 >= 0x13) {
  133. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  134. } else {
  135. dramsize2 = 0;
  136. }
  137. #endif /* CONFIG_SYS_RAMBOOT */
  138. return dramsize + dramsize2;
  139. }
  140. int checkboard (void)
  141. {
  142. puts ("Board: CANMB\n");
  143. return 0;
  144. }
  145. int board_early_init_r (void)
  146. {
  147. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  148. *(vu_long *)MPC5XXX_BOOTCS_START =
  149. *(vu_long *)MPC5XXX_CS0_START = START_REG(CONFIG_SYS_FLASH_BASE);
  150. *(vu_long *)MPC5XXX_BOOTCS_STOP =
  151. *(vu_long *)MPC5XXX_CS0_STOP = STOP_REG(CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE);
  152. return 0;
  153. }