nitrogen6x.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2013, Boundary Devices <info@boundarydevices.com>
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/io.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/imx-regs.h>
  11. #include <asm/arch/iomux.h>
  12. #include <asm/arch/sys_proto.h>
  13. #include <malloc.h>
  14. #include <asm/arch/mx6-pins.h>
  15. #include <linux/errno.h>
  16. #include <asm/gpio.h>
  17. #include <asm/imx-common/iomux-v3.h>
  18. #include <asm/imx-common/mxc_i2c.h>
  19. #include <asm/imx-common/sata.h>
  20. #include <asm/imx-common/spi.h>
  21. #include <asm/imx-common/boot_mode.h>
  22. #include <asm/imx-common/video.h>
  23. #include <mmc.h>
  24. #include <fsl_esdhc.h>
  25. #include <micrel.h>
  26. #include <miiphy.h>
  27. #include <netdev.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/mxc_hdmi.h>
  30. #include <i2c.h>
  31. #include <input.h>
  32. #include <netdev.h>
  33. #include <usb/ehci-ci.h>
  34. DECLARE_GLOBAL_DATA_PTR;
  35. #define GP_USB_OTG_PWR IMX_GPIO_NR(3, 22)
  36. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  37. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  38. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  39. #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
  40. PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
  41. PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  42. #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  43. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  44. #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
  45. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
  46. #define BUTTON_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  47. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
  48. #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
  49. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  50. PAD_CTL_ODE | PAD_CTL_SRE_FAST)
  51. #define WEAK_PULLUP (PAD_CTL_PUS_100K_UP | \
  52. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \
  53. PAD_CTL_SRE_SLOW)
  54. #define WEAK_PULLDOWN (PAD_CTL_PUS_100K_DOWN | \
  55. PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \
  56. PAD_CTL_HYS | PAD_CTL_SRE_SLOW)
  57. #define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
  58. int dram_init(void)
  59. {
  60. gd->ram_size = ((ulong)CONFIG_DDR_MB * 1024 * 1024);
  61. return 0;
  62. }
  63. static iomux_v3_cfg_t const uart1_pads[] = {
  64. MX6_PAD_SD3_DAT6__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  65. MX6_PAD_SD3_DAT7__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  66. };
  67. static iomux_v3_cfg_t const uart2_pads[] = {
  68. MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  69. MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
  70. };
  71. #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
  72. /* I2C1, SGTL5000 */
  73. static struct i2c_pads_info i2c_pad_info0 = {
  74. .scl = {
  75. .i2c_mode = MX6_PAD_EIM_D21__I2C1_SCL | PC,
  76. .gpio_mode = MX6_PAD_EIM_D21__GPIO3_IO21 | PC,
  77. .gp = IMX_GPIO_NR(3, 21)
  78. },
  79. .sda = {
  80. .i2c_mode = MX6_PAD_EIM_D28__I2C1_SDA | PC,
  81. .gpio_mode = MX6_PAD_EIM_D28__GPIO3_IO28 | PC,
  82. .gp = IMX_GPIO_NR(3, 28)
  83. }
  84. };
  85. /* I2C2 Camera, MIPI */
  86. static struct i2c_pads_info i2c_pad_info1 = {
  87. .scl = {
  88. .i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | PC,
  89. .gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | PC,
  90. .gp = IMX_GPIO_NR(4, 12)
  91. },
  92. .sda = {
  93. .i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | PC,
  94. .gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | PC,
  95. .gp = IMX_GPIO_NR(4, 13)
  96. }
  97. };
  98. /* I2C3, J15 - RGB connector */
  99. static struct i2c_pads_info i2c_pad_info2 = {
  100. .scl = {
  101. .i2c_mode = MX6_PAD_GPIO_5__I2C3_SCL | PC,
  102. .gpio_mode = MX6_PAD_GPIO_5__GPIO1_IO05 | PC,
  103. .gp = IMX_GPIO_NR(1, 5)
  104. },
  105. .sda = {
  106. .i2c_mode = MX6_PAD_GPIO_16__I2C3_SDA | PC,
  107. .gpio_mode = MX6_PAD_GPIO_16__GPIO7_IO11 | PC,
  108. .gp = IMX_GPIO_NR(7, 11)
  109. }
  110. };
  111. static iomux_v3_cfg_t const usdhc2_pads[] = {
  112. MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  113. MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  114. MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  115. MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  116. MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  117. MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  118. };
  119. static iomux_v3_cfg_t const usdhc3_pads[] = {
  120. MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  121. MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  122. MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  123. MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  124. MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  125. MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  126. MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  127. };
  128. static iomux_v3_cfg_t const usdhc4_pads[] = {
  129. MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  130. MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  131. MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  132. MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  133. MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  134. MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  135. MX6_PAD_NANDF_D6__GPIO2_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  136. };
  137. static iomux_v3_cfg_t const enet_pads1[] = {
  138. MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
  139. MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  140. MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  141. MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  142. MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  143. MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  144. MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  145. MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  146. MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
  147. /* pin 35 - 1 (PHY_AD2) on reset */
  148. MX6_PAD_RGMII_RXC__GPIO6_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
  149. /* pin 32 - 1 - (MODE0) all */
  150. MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(NO_PAD_CTRL),
  151. /* pin 31 - 1 - (MODE1) all */
  152. MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  153. /* pin 28 - 1 - (MODE2) all */
  154. MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
  155. /* pin 27 - 1 - (MODE3) all */
  156. MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
  157. /* pin 33 - 1 - (CLK125_EN) 125Mhz clockout enabled */
  158. MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(NO_PAD_CTRL),
  159. /* pin 42 PHY nRST */
  160. MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
  161. MX6_PAD_ENET_RXD0__GPIO1_IO27 | MUX_PAD_CTRL(NO_PAD_CTRL),
  162. };
  163. static iomux_v3_cfg_t const enet_pads2[] = {
  164. MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
  165. MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  166. MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  167. MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  168. MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
  169. MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
  170. };
  171. static iomux_v3_cfg_t const misc_pads[] = {
  172. MX6_PAD_GPIO_1__USB_OTG_ID | MUX_PAD_CTRL(WEAK_PULLUP),
  173. MX6_PAD_KEY_COL4__USB_OTG_OC | MUX_PAD_CTRL(WEAK_PULLUP),
  174. MX6_PAD_EIM_D30__USB_H1_OC | MUX_PAD_CTRL(WEAK_PULLUP),
  175. /* OTG Power enable */
  176. MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(OUTPUT_40OHM),
  177. };
  178. /* wl1271 pads on nitrogen6x */
  179. static iomux_v3_cfg_t const wl12xx_pads[] = {
  180. (MX6_PAD_NANDF_CS1__GPIO6_IO14 & ~MUX_PAD_CTRL_MASK)
  181. | MUX_PAD_CTRL(WEAK_PULLDOWN),
  182. (MX6_PAD_NANDF_CS2__GPIO6_IO15 & ~MUX_PAD_CTRL_MASK)
  183. | MUX_PAD_CTRL(OUTPUT_40OHM),
  184. (MX6_PAD_NANDF_CS3__GPIO6_IO16 & ~MUX_PAD_CTRL_MASK)
  185. | MUX_PAD_CTRL(OUTPUT_40OHM),
  186. };
  187. #define WL12XX_WL_IRQ_GP IMX_GPIO_NR(6, 14)
  188. #define WL12XX_WL_ENABLE_GP IMX_GPIO_NR(6, 15)
  189. #define WL12XX_BT_ENABLE_GP IMX_GPIO_NR(6, 16)
  190. /* Button assignments for J14 */
  191. static iomux_v3_cfg_t const button_pads[] = {
  192. /* Menu */
  193. MX6_PAD_NANDF_D1__GPIO2_IO01 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  194. /* Back */
  195. MX6_PAD_NANDF_D2__GPIO2_IO02 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  196. /* Labelled Search (mapped to Power under Android) */
  197. MX6_PAD_NANDF_D3__GPIO2_IO03 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  198. /* Home */
  199. MX6_PAD_NANDF_D4__GPIO2_IO04 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  200. /* Volume Down */
  201. MX6_PAD_GPIO_19__GPIO4_IO05 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  202. /* Volume Up */
  203. MX6_PAD_GPIO_18__GPIO7_IO13 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
  204. };
  205. static void setup_iomux_enet(void)
  206. {
  207. gpio_direction_output(IMX_GPIO_NR(3, 23), 0); /* SABRE Lite PHY rst */
  208. gpio_direction_output(IMX_GPIO_NR(1, 27), 0); /* Nitrogen6X PHY rst */
  209. gpio_direction_output(IMX_GPIO_NR(6, 30), 1);
  210. gpio_direction_output(IMX_GPIO_NR(6, 25), 1);
  211. gpio_direction_output(IMX_GPIO_NR(6, 27), 1);
  212. gpio_direction_output(IMX_GPIO_NR(6, 28), 1);
  213. gpio_direction_output(IMX_GPIO_NR(6, 29), 1);
  214. imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
  215. gpio_direction_output(IMX_GPIO_NR(6, 24), 1);
  216. /* Need delay 10ms according to KSZ9021 spec */
  217. udelay(1000 * 10);
  218. gpio_set_value(IMX_GPIO_NR(3, 23), 1); /* SABRE Lite PHY reset */
  219. gpio_set_value(IMX_GPIO_NR(1, 27), 1); /* Nitrogen6X PHY reset */
  220. imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
  221. udelay(100); /* Wait 100 us before using mii interface */
  222. }
  223. static iomux_v3_cfg_t const usb_pads[] = {
  224. MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
  225. };
  226. static void setup_iomux_uart(void)
  227. {
  228. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  229. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  230. }
  231. #ifdef CONFIG_USB_EHCI_MX6
  232. int board_ehci_hcd_init(int port)
  233. {
  234. imx_iomux_v3_setup_multiple_pads(usb_pads, ARRAY_SIZE(usb_pads));
  235. /* Reset USB hub */
  236. gpio_direction_output(IMX_GPIO_NR(7, 12), 0);
  237. mdelay(2);
  238. gpio_set_value(IMX_GPIO_NR(7, 12), 1);
  239. return 0;
  240. }
  241. int board_ehci_power(int port, int on)
  242. {
  243. if (port)
  244. return 0;
  245. gpio_set_value(GP_USB_OTG_PWR, on);
  246. return 0;
  247. }
  248. #endif
  249. #ifdef CONFIG_FSL_ESDHC
  250. static struct fsl_esdhc_cfg usdhc_cfg[2] = {
  251. {USDHC3_BASE_ADDR},
  252. {USDHC4_BASE_ADDR},
  253. };
  254. int board_mmc_getcd(struct mmc *mmc)
  255. {
  256. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  257. int gp_cd = (cfg->esdhc_base == USDHC3_BASE_ADDR) ? IMX_GPIO_NR(7, 0) :
  258. IMX_GPIO_NR(2, 6);
  259. gpio_direction_input(gp_cd);
  260. return !gpio_get_value(gp_cd);
  261. }
  262. int board_mmc_init(bd_t *bis)
  263. {
  264. int ret;
  265. u32 index = 0;
  266. usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
  267. usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
  268. usdhc_cfg[0].max_bus_width = 4;
  269. usdhc_cfg[1].max_bus_width = 4;
  270. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  271. switch (index) {
  272. case 0:
  273. imx_iomux_v3_setup_multiple_pads(
  274. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  275. break;
  276. case 1:
  277. imx_iomux_v3_setup_multiple_pads(
  278. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  279. break;
  280. default:
  281. printf("Warning: you configured more USDHC controllers"
  282. "(%d) then supported by the board (%d)\n",
  283. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  284. return -EINVAL;
  285. }
  286. ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  287. if (ret)
  288. return ret;
  289. }
  290. return 0;
  291. }
  292. #endif
  293. #ifdef CONFIG_MXC_SPI
  294. int board_spi_cs_gpio(unsigned bus, unsigned cs)
  295. {
  296. return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
  297. }
  298. static iomux_v3_cfg_t const ecspi1_pads[] = {
  299. /* SS1 */
  300. MX6_PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(NO_PAD_CTRL),
  301. MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
  302. MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
  303. MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
  304. };
  305. static void setup_spi(void)
  306. {
  307. imx_iomux_v3_setup_multiple_pads(ecspi1_pads,
  308. ARRAY_SIZE(ecspi1_pads));
  309. }
  310. #endif
  311. int board_phy_config(struct phy_device *phydev)
  312. {
  313. /* min rx data delay */
  314. ksz9021_phy_extended_write(phydev,
  315. MII_KSZ9021_EXT_RGMII_RX_DATA_SKEW, 0x0);
  316. /* min tx data delay */
  317. ksz9021_phy_extended_write(phydev,
  318. MII_KSZ9021_EXT_RGMII_TX_DATA_SKEW, 0x0);
  319. /* max rx/tx clock delay, min rx/tx control */
  320. ksz9021_phy_extended_write(phydev,
  321. MII_KSZ9021_EXT_RGMII_CLOCK_SKEW, 0xf0f0);
  322. if (phydev->drv->config)
  323. phydev->drv->config(phydev);
  324. return 0;
  325. }
  326. int board_eth_init(bd_t *bis)
  327. {
  328. uint32_t base = IMX_FEC_BASE;
  329. struct mii_dev *bus = NULL;
  330. struct phy_device *phydev = NULL;
  331. int ret;
  332. setup_iomux_enet();
  333. #ifdef CONFIG_FEC_MXC
  334. bus = fec_get_miibus(base, -1);
  335. if (!bus)
  336. return -EINVAL;
  337. /* scan phy 4,5,6,7 */
  338. phydev = phy_find_by_mask(bus, (0xf << 4), PHY_INTERFACE_MODE_RGMII);
  339. if (!phydev) {
  340. ret = -EINVAL;
  341. goto free_bus;
  342. }
  343. printf("using phy at %d\n", phydev->addr);
  344. ret = fec_probe(bis, -1, base, bus, phydev);
  345. if (ret)
  346. goto free_phydev;
  347. #endif
  348. #ifdef CONFIG_CI_UDC
  349. /* For otg ethernet*/
  350. usb_eth_initialize(bis);
  351. #endif
  352. return 0;
  353. free_phydev:
  354. free(phydev);
  355. free_bus:
  356. free(bus);
  357. return ret;
  358. }
  359. static void setup_buttons(void)
  360. {
  361. imx_iomux_v3_setup_multiple_pads(button_pads,
  362. ARRAY_SIZE(button_pads));
  363. }
  364. #if defined(CONFIG_VIDEO_IPUV3)
  365. static iomux_v3_cfg_t const backlight_pads[] = {
  366. /* Backlight on RGB connector: J15 */
  367. MX6_PAD_SD1_DAT3__GPIO1_IO21 | MUX_PAD_CTRL(NO_PAD_CTRL),
  368. #define RGB_BACKLIGHT_GP IMX_GPIO_NR(1, 21)
  369. /* Backlight on LVDS connector: J6 */
  370. MX6_PAD_SD1_CMD__GPIO1_IO18 | MUX_PAD_CTRL(NO_PAD_CTRL),
  371. #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 18)
  372. };
  373. static iomux_v3_cfg_t const rgb_pads[] = {
  374. MX6_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK,
  375. MX6_PAD_DI0_PIN15__IPU1_DI0_PIN15,
  376. MX6_PAD_DI0_PIN2__IPU1_DI0_PIN02,
  377. MX6_PAD_DI0_PIN3__IPU1_DI0_PIN03,
  378. MX6_PAD_DI0_PIN4__GPIO4_IO20,
  379. MX6_PAD_DISP0_DAT0__IPU1_DISP0_DATA00,
  380. MX6_PAD_DISP0_DAT1__IPU1_DISP0_DATA01,
  381. MX6_PAD_DISP0_DAT2__IPU1_DISP0_DATA02,
  382. MX6_PAD_DISP0_DAT3__IPU1_DISP0_DATA03,
  383. MX6_PAD_DISP0_DAT4__IPU1_DISP0_DATA04,
  384. MX6_PAD_DISP0_DAT5__IPU1_DISP0_DATA05,
  385. MX6_PAD_DISP0_DAT6__IPU1_DISP0_DATA06,
  386. MX6_PAD_DISP0_DAT7__IPU1_DISP0_DATA07,
  387. MX6_PAD_DISP0_DAT8__IPU1_DISP0_DATA08,
  388. MX6_PAD_DISP0_DAT9__IPU1_DISP0_DATA09,
  389. MX6_PAD_DISP0_DAT10__IPU1_DISP0_DATA10,
  390. MX6_PAD_DISP0_DAT11__IPU1_DISP0_DATA11,
  391. MX6_PAD_DISP0_DAT12__IPU1_DISP0_DATA12,
  392. MX6_PAD_DISP0_DAT13__IPU1_DISP0_DATA13,
  393. MX6_PAD_DISP0_DAT14__IPU1_DISP0_DATA14,
  394. MX6_PAD_DISP0_DAT15__IPU1_DISP0_DATA15,
  395. MX6_PAD_DISP0_DAT16__IPU1_DISP0_DATA16,
  396. MX6_PAD_DISP0_DAT17__IPU1_DISP0_DATA17,
  397. MX6_PAD_DISP0_DAT18__IPU1_DISP0_DATA18,
  398. MX6_PAD_DISP0_DAT19__IPU1_DISP0_DATA19,
  399. MX6_PAD_DISP0_DAT20__IPU1_DISP0_DATA20,
  400. MX6_PAD_DISP0_DAT21__IPU1_DISP0_DATA21,
  401. MX6_PAD_DISP0_DAT22__IPU1_DISP0_DATA22,
  402. MX6_PAD_DISP0_DAT23__IPU1_DISP0_DATA23,
  403. };
  404. static void do_enable_hdmi(struct display_info_t const *dev)
  405. {
  406. imx_enable_hdmi_phy();
  407. }
  408. static int detect_i2c(struct display_info_t const *dev)
  409. {
  410. return ((0 == i2c_set_bus_num(dev->bus))
  411. &&
  412. (0 == i2c_probe(dev->addr)));
  413. }
  414. static void enable_lvds(struct display_info_t const *dev)
  415. {
  416. struct iomuxc *iomux = (struct iomuxc *)
  417. IOMUXC_BASE_ADDR;
  418. u32 reg = readl(&iomux->gpr[2]);
  419. reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
  420. writel(reg, &iomux->gpr[2]);
  421. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  422. }
  423. static void enable_lvds_jeida(struct display_info_t const *dev)
  424. {
  425. struct iomuxc *iomux = (struct iomuxc *)
  426. IOMUXC_BASE_ADDR;
  427. u32 reg = readl(&iomux->gpr[2]);
  428. reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT
  429. |IOMUXC_GPR2_BIT_MAPPING_CH0_JEIDA;
  430. writel(reg, &iomux->gpr[2]);
  431. gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
  432. }
  433. static void enable_rgb(struct display_info_t const *dev)
  434. {
  435. imx_iomux_v3_setup_multiple_pads(
  436. rgb_pads,
  437. ARRAY_SIZE(rgb_pads));
  438. gpio_direction_output(RGB_BACKLIGHT_GP, 1);
  439. }
  440. struct display_info_t const displays[] = {{
  441. .bus = 1,
  442. .addr = 0x50,
  443. .pixfmt = IPU_PIX_FMT_RGB24,
  444. .detect = detect_i2c,
  445. .enable = do_enable_hdmi,
  446. .mode = {
  447. .name = "HDMI",
  448. .refresh = 60,
  449. .xres = 1024,
  450. .yres = 768,
  451. .pixclock = 15385,
  452. .left_margin = 220,
  453. .right_margin = 40,
  454. .upper_margin = 21,
  455. .lower_margin = 7,
  456. .hsync_len = 60,
  457. .vsync_len = 10,
  458. .sync = FB_SYNC_EXT,
  459. .vmode = FB_VMODE_NONINTERLACED
  460. } }, {
  461. .bus = 0,
  462. .addr = 0,
  463. .pixfmt = IPU_PIX_FMT_RGB24,
  464. .detect = NULL,
  465. .enable = enable_lvds_jeida,
  466. .mode = {
  467. .name = "LDB-WXGA",
  468. .refresh = 60,
  469. .xres = 1280,
  470. .yres = 800,
  471. .pixclock = 14065,
  472. .left_margin = 40,
  473. .right_margin = 40,
  474. .upper_margin = 3,
  475. .lower_margin = 80,
  476. .hsync_len = 10,
  477. .vsync_len = 10,
  478. .sync = FB_SYNC_EXT,
  479. .vmode = FB_VMODE_NONINTERLACED
  480. } }, {
  481. .bus = 0,
  482. .addr = 0,
  483. .pixfmt = IPU_PIX_FMT_RGB24,
  484. .detect = NULL,
  485. .enable = enable_lvds,
  486. .mode = {
  487. .name = "LDB-WXGA-S",
  488. .refresh = 60,
  489. .xres = 1280,
  490. .yres = 800,
  491. .pixclock = 14065,
  492. .left_margin = 40,
  493. .right_margin = 40,
  494. .upper_margin = 3,
  495. .lower_margin = 80,
  496. .hsync_len = 10,
  497. .vsync_len = 10,
  498. .sync = FB_SYNC_EXT,
  499. .vmode = FB_VMODE_NONINTERLACED
  500. } }, {
  501. .bus = 2,
  502. .addr = 0x4,
  503. .pixfmt = IPU_PIX_FMT_LVDS666,
  504. .detect = detect_i2c,
  505. .enable = enable_lvds,
  506. .mode = {
  507. .name = "Hannstar-XGA",
  508. .refresh = 60,
  509. .xres = 1024,
  510. .yres = 768,
  511. .pixclock = 15385,
  512. .left_margin = 220,
  513. .right_margin = 40,
  514. .upper_margin = 21,
  515. .lower_margin = 7,
  516. .hsync_len = 60,
  517. .vsync_len = 10,
  518. .sync = FB_SYNC_EXT,
  519. .vmode = FB_VMODE_NONINTERLACED
  520. } }, {
  521. .bus = 0,
  522. .addr = 0,
  523. .pixfmt = IPU_PIX_FMT_LVDS666,
  524. .detect = NULL,
  525. .enable = enable_lvds,
  526. .mode = {
  527. .name = "LG-9.7",
  528. .refresh = 60,
  529. .xres = 1024,
  530. .yres = 768,
  531. .pixclock = 15385, /* ~65MHz */
  532. .left_margin = 480,
  533. .right_margin = 260,
  534. .upper_margin = 16,
  535. .lower_margin = 6,
  536. .hsync_len = 250,
  537. .vsync_len = 10,
  538. .sync = FB_SYNC_EXT,
  539. .vmode = FB_VMODE_NONINTERLACED
  540. } }, {
  541. .bus = 2,
  542. .addr = 0x38,
  543. .pixfmt = IPU_PIX_FMT_LVDS666,
  544. .detect = detect_i2c,
  545. .enable = enable_lvds,
  546. .mode = {
  547. .name = "wsvga-lvds",
  548. .refresh = 60,
  549. .xres = 1024,
  550. .yres = 600,
  551. .pixclock = 15385,
  552. .left_margin = 220,
  553. .right_margin = 40,
  554. .upper_margin = 21,
  555. .lower_margin = 7,
  556. .hsync_len = 60,
  557. .vsync_len = 10,
  558. .sync = FB_SYNC_EXT,
  559. .vmode = FB_VMODE_NONINTERLACED
  560. } }, {
  561. .bus = 2,
  562. .addr = 0x10,
  563. .pixfmt = IPU_PIX_FMT_RGB666,
  564. .detect = detect_i2c,
  565. .enable = enable_rgb,
  566. .mode = {
  567. .name = "fusion7",
  568. .refresh = 60,
  569. .xres = 800,
  570. .yres = 480,
  571. .pixclock = 33898,
  572. .left_margin = 96,
  573. .right_margin = 24,
  574. .upper_margin = 3,
  575. .lower_margin = 10,
  576. .hsync_len = 72,
  577. .vsync_len = 7,
  578. .sync = 0x40000002,
  579. .vmode = FB_VMODE_NONINTERLACED
  580. } }, {
  581. .bus = 0,
  582. .addr = 0,
  583. .pixfmt = IPU_PIX_FMT_RGB666,
  584. .detect = NULL,
  585. .enable = enable_rgb,
  586. .mode = {
  587. .name = "svga",
  588. .refresh = 60,
  589. .xres = 800,
  590. .yres = 600,
  591. .pixclock = 15385,
  592. .left_margin = 220,
  593. .right_margin = 40,
  594. .upper_margin = 21,
  595. .lower_margin = 7,
  596. .hsync_len = 60,
  597. .vsync_len = 10,
  598. .sync = 0,
  599. .vmode = FB_VMODE_NONINTERLACED
  600. } }, {
  601. .bus = 2,
  602. .addr = 0x41,
  603. .pixfmt = IPU_PIX_FMT_LVDS666,
  604. .detect = detect_i2c,
  605. .enable = enable_lvds,
  606. .mode = {
  607. .name = "amp1024x600",
  608. .refresh = 60,
  609. .xres = 1024,
  610. .yres = 600,
  611. .pixclock = 15385,
  612. .left_margin = 220,
  613. .right_margin = 40,
  614. .upper_margin = 21,
  615. .lower_margin = 7,
  616. .hsync_len = 60,
  617. .vsync_len = 10,
  618. .sync = FB_SYNC_EXT,
  619. .vmode = FB_VMODE_NONINTERLACED
  620. } }, {
  621. .bus = 0,
  622. .addr = 0,
  623. .pixfmt = IPU_PIX_FMT_LVDS666,
  624. .detect = 0,
  625. .enable = enable_lvds,
  626. .mode = {
  627. .name = "wvga-lvds",
  628. .refresh = 57,
  629. .xres = 800,
  630. .yres = 480,
  631. .pixclock = 15385,
  632. .left_margin = 220,
  633. .right_margin = 40,
  634. .upper_margin = 21,
  635. .lower_margin = 7,
  636. .hsync_len = 60,
  637. .vsync_len = 10,
  638. .sync = FB_SYNC_EXT,
  639. .vmode = FB_VMODE_NONINTERLACED
  640. } }, {
  641. .bus = 2,
  642. .addr = 0x48,
  643. .pixfmt = IPU_PIX_FMT_RGB666,
  644. .detect = detect_i2c,
  645. .enable = enable_rgb,
  646. .mode = {
  647. .name = "wvga-rgb",
  648. .refresh = 57,
  649. .xres = 800,
  650. .yres = 480,
  651. .pixclock = 37037,
  652. .left_margin = 40,
  653. .right_margin = 60,
  654. .upper_margin = 10,
  655. .lower_margin = 10,
  656. .hsync_len = 20,
  657. .vsync_len = 10,
  658. .sync = 0,
  659. .vmode = FB_VMODE_NONINTERLACED
  660. } }, {
  661. .bus = 0,
  662. .addr = 0,
  663. .pixfmt = IPU_PIX_FMT_RGB24,
  664. .detect = NULL,
  665. .enable = enable_rgb,
  666. .mode = {
  667. .name = "qvga",
  668. .refresh = 60,
  669. .xres = 320,
  670. .yres = 240,
  671. .pixclock = 37037,
  672. .left_margin = 38,
  673. .right_margin = 37,
  674. .upper_margin = 16,
  675. .lower_margin = 15,
  676. .hsync_len = 30,
  677. .vsync_len = 3,
  678. .sync = 0,
  679. .vmode = FB_VMODE_NONINTERLACED
  680. } } };
  681. size_t display_count = ARRAY_SIZE(displays);
  682. int board_cfb_skip(void)
  683. {
  684. return NULL != getenv("novideo");
  685. }
  686. static void setup_display(void)
  687. {
  688. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  689. struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
  690. int reg;
  691. enable_ipu_clock();
  692. imx_setup_hdmi();
  693. /* Turn on LDB0,IPU,IPU DI0 clocks */
  694. reg = __raw_readl(&mxc_ccm->CCGR3);
  695. reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
  696. writel(reg, &mxc_ccm->CCGR3);
  697. /* set LDB0, LDB1 clk select to 011/011 */
  698. reg = readl(&mxc_ccm->cs2cdr);
  699. reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
  700. |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
  701. reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
  702. |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
  703. writel(reg, &mxc_ccm->cs2cdr);
  704. reg = readl(&mxc_ccm->cscmr2);
  705. reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
  706. writel(reg, &mxc_ccm->cscmr2);
  707. reg = readl(&mxc_ccm->chsccdr);
  708. reg |= (CHSCCDR_CLK_SEL_LDB_DI0
  709. <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
  710. writel(reg, &mxc_ccm->chsccdr);
  711. reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
  712. |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
  713. |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
  714. |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
  715. |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
  716. |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
  717. |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
  718. |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
  719. |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
  720. writel(reg, &iomux->gpr[2]);
  721. reg = readl(&iomux->gpr[3]);
  722. reg = (reg & ~(IOMUXC_GPR3_LVDS0_MUX_CTL_MASK
  723. |IOMUXC_GPR3_HDMI_MUX_CTL_MASK))
  724. | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
  725. <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
  726. writel(reg, &iomux->gpr[3]);
  727. /* backlights off until needed */
  728. imx_iomux_v3_setup_multiple_pads(backlight_pads,
  729. ARRAY_SIZE(backlight_pads));
  730. gpio_direction_input(LVDS_BACKLIGHT_GP);
  731. gpio_direction_input(RGB_BACKLIGHT_GP);
  732. }
  733. #endif
  734. static iomux_v3_cfg_t const init_pads[] = {
  735. /* SGTL5000 sys_mclk */
  736. NEW_PAD_CTRL(MX6_PAD_GPIO_0__CCM_CLKO1, OUTPUT_40OHM),
  737. /* J5 - Camera MCLK */
  738. NEW_PAD_CTRL(MX6_PAD_GPIO_3__CCM_CLKO2, OUTPUT_40OHM),
  739. /* wl1271 pads on nitrogen6x */
  740. /* WL12XX_WL_IRQ_GP */
  741. NEW_PAD_CTRL(MX6_PAD_NANDF_CS1__GPIO6_IO14, WEAK_PULLDOWN),
  742. /* WL12XX_WL_ENABLE_GP */
  743. NEW_PAD_CTRL(MX6_PAD_NANDF_CS2__GPIO6_IO15, OUTPUT_40OHM),
  744. /* WL12XX_BT_ENABLE_GP */
  745. NEW_PAD_CTRL(MX6_PAD_NANDF_CS3__GPIO6_IO16, OUTPUT_40OHM),
  746. /* USB otg power */
  747. NEW_PAD_CTRL(MX6_PAD_EIM_D22__GPIO3_IO22, OUTPUT_40OHM),
  748. NEW_PAD_CTRL(MX6_PAD_NANDF_D5__GPIO2_IO05, OUTPUT_40OHM),
  749. NEW_PAD_CTRL(MX6_PAD_NANDF_WP_B__GPIO6_IO09, OUTPUT_40OHM),
  750. NEW_PAD_CTRL(MX6_PAD_GPIO_8__GPIO1_IO08, OUTPUT_40OHM),
  751. NEW_PAD_CTRL(MX6_PAD_GPIO_6__GPIO1_IO06, OUTPUT_40OHM),
  752. };
  753. #define WL12XX_WL_IRQ_GP IMX_GPIO_NR(6, 14)
  754. static unsigned gpios_out_low[] = {
  755. /* Disable wl1271 */
  756. IMX_GPIO_NR(6, 15), /* disable wireless */
  757. IMX_GPIO_NR(6, 16), /* disable bluetooth */
  758. IMX_GPIO_NR(3, 22), /* disable USB otg power */
  759. IMX_GPIO_NR(2, 5), /* ov5640 mipi camera reset */
  760. IMX_GPIO_NR(1, 8), /* ov5642 reset */
  761. };
  762. static unsigned gpios_out_high[] = {
  763. IMX_GPIO_NR(1, 6), /* ov5642 powerdown */
  764. IMX_GPIO_NR(6, 9), /* ov5640 mipi camera power down */
  765. };
  766. static void set_gpios(unsigned *p, int cnt, int val)
  767. {
  768. int i;
  769. for (i = 0; i < cnt; i++)
  770. gpio_direction_output(*p++, val);
  771. }
  772. int board_early_init_f(void)
  773. {
  774. setup_iomux_uart();
  775. set_gpios(gpios_out_high, ARRAY_SIZE(gpios_out_high), 1);
  776. set_gpios(gpios_out_low, ARRAY_SIZE(gpios_out_low), 0);
  777. gpio_direction_input(WL12XX_WL_IRQ_GP);
  778. imx_iomux_v3_setup_multiple_pads(wl12xx_pads, ARRAY_SIZE(wl12xx_pads));
  779. imx_iomux_v3_setup_multiple_pads(init_pads, ARRAY_SIZE(init_pads));
  780. setup_buttons();
  781. #if defined(CONFIG_VIDEO_IPUV3)
  782. setup_display();
  783. #endif
  784. return 0;
  785. }
  786. /*
  787. * Do not overwrite the console
  788. * Use always serial for U-Boot console
  789. */
  790. int overwrite_console(void)
  791. {
  792. return 1;
  793. }
  794. int board_init(void)
  795. {
  796. struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
  797. clrsetbits_le32(&iomuxc_regs->gpr[1],
  798. IOMUXC_GPR1_OTG_ID_MASK,
  799. IOMUXC_GPR1_OTG_ID_GPIO1);
  800. imx_iomux_v3_setup_multiple_pads(misc_pads, ARRAY_SIZE(misc_pads));
  801. /* address of boot parameters */
  802. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  803. #ifdef CONFIG_MXC_SPI
  804. setup_spi();
  805. #endif
  806. imx_iomux_v3_setup_multiple_pads(
  807. usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
  808. setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
  809. setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
  810. setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
  811. #ifdef CONFIG_CMD_SATA
  812. setup_sata();
  813. #endif
  814. return 0;
  815. }
  816. int checkboard(void)
  817. {
  818. if (gpio_get_value(WL12XX_WL_IRQ_GP))
  819. puts("Board: Nitrogen6X\n");
  820. else
  821. puts("Board: SABRE Lite\n");
  822. return 0;
  823. }
  824. struct button_key {
  825. char const *name;
  826. unsigned gpnum;
  827. char ident;
  828. };
  829. static struct button_key const buttons[] = {
  830. {"back", IMX_GPIO_NR(2, 2), 'B'},
  831. {"home", IMX_GPIO_NR(2, 4), 'H'},
  832. {"menu", IMX_GPIO_NR(2, 1), 'M'},
  833. {"search", IMX_GPIO_NR(2, 3), 'S'},
  834. {"volup", IMX_GPIO_NR(7, 13), 'V'},
  835. {"voldown", IMX_GPIO_NR(4, 5), 'v'},
  836. };
  837. /*
  838. * generate a null-terminated string containing the buttons pressed
  839. * returns number of keys pressed
  840. */
  841. static int read_keys(char *buf)
  842. {
  843. int i, numpressed = 0;
  844. for (i = 0; i < ARRAY_SIZE(buttons); i++) {
  845. if (!gpio_get_value(buttons[i].gpnum))
  846. buf[numpressed++] = buttons[i].ident;
  847. }
  848. buf[numpressed] = '\0';
  849. return numpressed;
  850. }
  851. static int do_kbd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  852. {
  853. char envvalue[ARRAY_SIZE(buttons)+1];
  854. int numpressed = read_keys(envvalue);
  855. setenv("keybd", envvalue);
  856. return numpressed == 0;
  857. }
  858. U_BOOT_CMD(
  859. kbd, 1, 1, do_kbd,
  860. "Tests for keypresses, sets 'keybd' environment variable",
  861. "Returns 0 (true) to shell if key is pressed."
  862. );
  863. #ifdef CONFIG_PREBOOT
  864. static char const kbd_magic_prefix[] = "key_magic";
  865. static char const kbd_command_prefix[] = "key_cmd";
  866. static void preboot_keys(void)
  867. {
  868. int numpressed;
  869. char keypress[ARRAY_SIZE(buttons)+1];
  870. numpressed = read_keys(keypress);
  871. if (numpressed) {
  872. char *kbd_magic_keys = getenv("magic_keys");
  873. char *suffix;
  874. /*
  875. * loop over all magic keys
  876. */
  877. for (suffix = kbd_magic_keys; *suffix; ++suffix) {
  878. char *keys;
  879. char magic[sizeof(kbd_magic_prefix) + 1];
  880. sprintf(magic, "%s%c", kbd_magic_prefix, *suffix);
  881. keys = getenv(magic);
  882. if (keys) {
  883. if (!strcmp(keys, keypress))
  884. break;
  885. }
  886. }
  887. if (*suffix) {
  888. char cmd_name[sizeof(kbd_command_prefix) + 1];
  889. char *cmd;
  890. sprintf(cmd_name, "%s%c", kbd_command_prefix, *suffix);
  891. cmd = getenv(cmd_name);
  892. if (cmd) {
  893. setenv("preboot", cmd);
  894. return;
  895. }
  896. }
  897. }
  898. }
  899. #endif
  900. #ifdef CONFIG_CMD_BMODE
  901. static const struct boot_mode board_boot_modes[] = {
  902. /* 4 bit bus width */
  903. {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
  904. {"mmc1", MAKE_CFGVAL(0x40, 0x38, 0x00, 0x00)},
  905. {NULL, 0},
  906. };
  907. #endif
  908. int misc_init_r(void)
  909. {
  910. #ifdef CONFIG_PREBOOT
  911. preboot_keys();
  912. #endif
  913. #ifdef CONFIG_CMD_BMODE
  914. add_board_boot_modes(board_boot_modes);
  915. #endif
  916. setenv_hex("reset_cause", get_imx_reset_cause());
  917. return 0;
  918. }