video.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * video.c - run splash screen on lcd
  3. *
  4. * Copyright (c) 2007-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <stdarg.h>
  9. #include <common.h>
  10. #include <config.h>
  11. #include <malloc.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/portmux.h>
  14. #include <asm/mach-common/bits/dma.h>
  15. #include <spi.h>
  16. #include <linux/types.h>
  17. #include <stdio_dev.h>
  18. #include <lzma/LzmaTypes.h>
  19. #include <lzma/LzmaDec.h>
  20. #include <lzma/LzmaTools.h>
  21. #include <asm/mach-common/bits/ppi.h>
  22. #include <asm/mach-common/bits/timer.h>
  23. #define LCD_X_RES 320 /* Horizontal Resolution */
  24. #define LCD_Y_RES 240 /* Vertical Resolution */
  25. #define DMA_BUS_SIZE 16
  26. #include EASYLOGO_HEADER
  27. #ifdef CONFIG_BF527_EZKIT_REV_2_1 /* lq035q1 */
  28. /* Interface 16/18-bit TFT over an 8-bit wide PPI using a
  29. * small Programmable Logic Device (CPLD)
  30. * http://blackfin.uclinux.org/gf/project/stamp/frs/?action=FrsReleaseBrowse&frs_package_id=165
  31. */
  32. #ifdef CONFIG_LQ035Q1_USE_RGB565_8_BIT_PPI
  33. #define LCD_BPP 16 /* Bit Per Pixel */
  34. #define CLOCKS_PPIX 2 /* Clocks per pixel */
  35. #define CPLD_DELAY 3 /* RGB565 pipeline delay */
  36. #endif
  37. #ifdef CONFIG_LQ035Q1_USE_RGB888_8_BIT_PPI
  38. #define LCD_BPP 24 /* Bit Per Pixel */
  39. #define CLOCKS_PPIX 3 /* Clocks per pixel */
  40. #define CPLD_DELAY 5 /* RGB888 pipeline delay */
  41. #endif
  42. /*
  43. * HS and VS timing parameters (all in number of PPI clk ticks)
  44. */
  45. #define H_ACTPIX (LCD_X_RES * CLOCKS_PPIX) /* active horizontal pixel */
  46. #define H_PERIOD (336 * CLOCKS_PPIX) /* HS period */
  47. #define H_PULSE (2 * CLOCKS_PPIX) /* HS pulse width */
  48. #define H_START (7 * CLOCKS_PPIX + CPLD_DELAY) /* first valid pixel */
  49. #define U_LINE 4 /* Blanking Lines */
  50. #define V_LINES (LCD_Y_RES + U_LINE) /* total vertical lines */
  51. #define V_PULSE (2 * CLOCKS_PPIX) /* VS pulse width (1-5 H_PERIODs) */
  52. #define V_PERIOD (H_PERIOD * V_LINES) /* VS period */
  53. #define ACTIVE_VIDEO_MEM_OFFSET ((U_LINE / 2) * LCD_X_RES * (LCD_BPP / 8))
  54. /*
  55. * LCD Modes
  56. */
  57. #define LQ035_RL (0 << 8) /* Right -> Left Scan */
  58. #define LQ035_LR (1 << 8) /* Left -> Right Scan */
  59. #define LQ035_TB (1 << 9) /* Top -> Botton Scan */
  60. #define LQ035_BT (0 << 9) /* Botton -> Top Scan */
  61. #define LQ035_BGR (1 << 11) /* Use BGR format */
  62. #define LQ035_RGB (0 << 11) /* Use RGB format */
  63. #define LQ035_NORM (1 << 13) /* Reversal */
  64. #define LQ035_REV (0 << 13) /* Reversal */
  65. #define LQ035_INDEX 0x74
  66. #define LQ035_DATA 0x76
  67. #define LQ035_DRIVER_OUTPUT_CTL 0x1
  68. #define LQ035_SHUT_CTL 0x11
  69. #define LQ035_DRIVER_OUTPUT_MASK (LQ035_LR | LQ035_TB | LQ035_BGR | LQ035_REV)
  70. #define LQ035_DRIVER_OUTPUT_DEFAULT (0x2AEF & ~LQ035_DRIVER_OUTPUT_MASK)
  71. #define LQ035_SHUT (1 << 0) /* Shutdown */
  72. #define LQ035_ON (0 << 0) /* Shutdown */
  73. #ifndef CONFIG_LQ035Q1_LCD_MODE
  74. #define CONFIG_LQ035Q1_LCD_MODE (LQ035_NORM | LQ035_RL | LQ035_TB | LQ035_BGR)
  75. #endif
  76. #else /* t350mcqb */
  77. #define LCD_BPP 24 /* Bit Per Pixel */
  78. #define CLOCKS_PPIX 3 /* Clocks per pixel */
  79. /* HS and VS timing parameters (all in number of PPI clk ticks) */
  80. #define H_ACTPIX (LCD_X_RES * CLOCKS_PPIX) /* active horizontal pixel */
  81. #define H_PERIOD (408 * CLOCKS_PPIX) /* HS period */
  82. #define H_PULSE 90 /* HS pulse width */
  83. #define H_START 204 /* first valid pixel */
  84. #define U_LINE 1 /* Blanking Lines */
  85. #define V_LINES (LCD_Y_RES + U_LINE) /* total vertical lines */
  86. #define V_PULSE (3 * H_PERIOD) /* VS pulse width (1-5 H_PERIODs) */
  87. #define V_PERIOD (H_PERIOD * V_LINES) /* VS period */
  88. #define ACTIVE_VIDEO_MEM_OFFSET (U_LINE * H_ACTPIX)
  89. #endif
  90. #define LCD_PIXEL_SIZE (LCD_BPP / 8)
  91. #define DMA_SIZE16 2
  92. #define PPI_TX_MODE 0x2
  93. #define PPI_XFER_TYPE_11 0xC
  94. #define PPI_PORT_CFG_01 0x10
  95. #define PPI_PACK_EN 0x80
  96. #define PPI_POLS_1 0x8000
  97. #ifdef CONFIG_BF527_EZKIT_REV_2_1
  98. static struct spi_slave *slave;
  99. static int lq035q1_control(unsigned char reg, unsigned short value)
  100. {
  101. int ret;
  102. u8 regs[3] = {LQ035_INDEX, 0, 0};
  103. u8 data[3] = {LQ035_DATA, 0, 0};
  104. u8 dummy[3];
  105. regs[2] = reg;
  106. data[1] = value >> 8;
  107. data[2] = value & 0xFF;
  108. if (!slave) {
  109. /* FIXME: Verify the max SCK rate */
  110. slave = spi_setup_slave(CONFIG_LQ035Q1_SPI_BUS,
  111. CONFIG_LQ035Q1_SPI_CS, 20000000,
  112. SPI_MODE_3);
  113. if (!slave)
  114. return -1;
  115. }
  116. if (spi_claim_bus(slave))
  117. return -1;
  118. ret = spi_xfer(slave, 24, regs, dummy, SPI_XFER_BEGIN | SPI_XFER_END);
  119. ret |= spi_xfer(slave, 24, data, dummy, SPI_XFER_BEGIN | SPI_XFER_END);
  120. spi_release_bus(slave);
  121. return ret;
  122. }
  123. #endif
  124. /* enable and disable PPI functions */
  125. void EnablePPI(void)
  126. {
  127. bfin_write_PPI_CONTROL(bfin_read_PPI_CONTROL() | PORT_EN);
  128. }
  129. void DisablePPI(void)
  130. {
  131. bfin_write_PPI_CONTROL(bfin_read_PPI_CONTROL() & ~PORT_EN);
  132. }
  133. void Init_Ports(void)
  134. {
  135. const unsigned short pins[] = {
  136. P_PPI0_D0, P_PPI0_D1, P_PPI0_D2, P_PPI0_D3, P_PPI0_D4,
  137. P_PPI0_D5, P_PPI0_D6, P_PPI0_D7, P_PPI0_FS2, 0,
  138. };
  139. peripheral_request_list(pins, "lcd");
  140. }
  141. void Init_PPI(void)
  142. {
  143. bfin_write_PPI_DELAY(H_START);
  144. bfin_write_PPI_COUNT(H_ACTPIX - 1);
  145. bfin_write_PPI_FRAME(V_LINES);
  146. /* PPI control, to be replaced with definitions */
  147. bfin_write_PPI_CONTROL(
  148. PPI_TX_MODE | /* output mode , PORT_DIR */
  149. PPI_XFER_TYPE_11 | /* sync mode XFR_TYPE */
  150. PPI_PORT_CFG_01 | /* two frame sync PORT_CFG */
  151. PPI_PACK_EN | /* packing enabled PACK_EN */
  152. PPI_POLS_1 /* faling edge syncs POLS */
  153. );
  154. }
  155. void Init_DMA(void *dst)
  156. {
  157. bfin_write_DMA0_START_ADDR(dst);
  158. /* X count */
  159. bfin_write_DMA0_X_COUNT(H_ACTPIX / 2);
  160. bfin_write_DMA0_X_MODIFY(DMA_BUS_SIZE / 8);
  161. /* Y count */
  162. bfin_write_DMA0_Y_COUNT(V_LINES);
  163. bfin_write_DMA0_Y_MODIFY(DMA_BUS_SIZE / 8);
  164. /* DMA Config */
  165. bfin_write_DMA0_CONFIG(
  166. WDSIZE_16 | /* 16 bit DMA */
  167. DMA2D | /* 2D DMA */
  168. FLOW_AUTO /* autobuffer mode */
  169. );
  170. }
  171. void EnableDMA(void)
  172. {
  173. bfin_write_DMA0_CONFIG(bfin_read_DMA0_CONFIG() | DMAEN);
  174. }
  175. void DisableDMA(void)
  176. {
  177. bfin_write_DMA0_CONFIG(bfin_read_DMA0_CONFIG() & ~DMAEN);
  178. }
  179. /* Init TIMER0 as Frame Sync 1 generator */
  180. void InitTIMER0(void)
  181. {
  182. bfin_write_TIMER_DISABLE(TIMDIS0); /* disable Timer */
  183. SSYNC();
  184. bfin_write_TIMER_STATUS(TIMIL0 | TOVF_ERR0 | TRUN0); /* clear status */
  185. SSYNC();
  186. bfin_write_TIMER0_PERIOD(H_PERIOD);
  187. SSYNC();
  188. bfin_write_TIMER0_WIDTH(H_PULSE);
  189. SSYNC();
  190. bfin_write_TIMER0_CONFIG(
  191. PWM_OUT |
  192. PERIOD_CNT |
  193. TIN_SEL |
  194. CLK_SEL |
  195. EMU_RUN
  196. );
  197. SSYNC();
  198. }
  199. void EnableTIMER0(void)
  200. {
  201. bfin_write_TIMER_ENABLE(TIMEN0);
  202. SSYNC();
  203. }
  204. void DisableTIMER0(void)
  205. {
  206. bfin_write_TIMER_DISABLE(TIMDIS0);
  207. SSYNC();
  208. }
  209. void InitTIMER1(void)
  210. {
  211. bfin_write_TIMER_DISABLE(TIMDIS1); /* disable Timer */
  212. SSYNC();
  213. bfin_write_TIMER_STATUS(TIMIL1 | TOVF_ERR1 | TRUN1); /* clear status */
  214. SSYNC();
  215. bfin_write_TIMER1_PERIOD(V_PERIOD);
  216. SSYNC();
  217. bfin_write_TIMER1_WIDTH(V_PULSE);
  218. SSYNC();
  219. bfin_write_TIMER1_CONFIG(
  220. PWM_OUT |
  221. PERIOD_CNT |
  222. TIN_SEL |
  223. CLK_SEL |
  224. EMU_RUN
  225. );
  226. SSYNC();
  227. }
  228. void EnableTIMER1(void)
  229. {
  230. bfin_write_TIMER_ENABLE(TIMEN1);
  231. SSYNC();
  232. }
  233. void DisableTIMER1(void)
  234. {
  235. bfin_write_TIMER_DISABLE(TIMDIS1);
  236. SSYNC();
  237. }
  238. void EnableTIMER12(void)
  239. {
  240. bfin_write_TIMER_ENABLE(TIMEN1 | TIMEN0);
  241. SSYNC();
  242. }
  243. int video_init(void *dst)
  244. {
  245. #ifdef CONFIG_BF527_EZKIT_REV_2_1
  246. lq035q1_control(LQ035_SHUT_CTL, LQ035_ON);
  247. lq035q1_control(LQ035_DRIVER_OUTPUT_CTL, (CONFIG_LQ035Q1_LCD_MODE &
  248. LQ035_DRIVER_OUTPUT_MASK) | LQ035_DRIVER_OUTPUT_DEFAULT);
  249. #endif
  250. Init_Ports();
  251. Init_DMA(dst);
  252. EnableDMA();
  253. InitTIMER0();
  254. InitTIMER1();
  255. Init_PPI();
  256. EnablePPI();
  257. #ifdef CONFIG_BF527_EZKIT_REV_2_1
  258. EnableTIMER12();
  259. #else
  260. /* Frame sync 2 (VS) needs to start at least one PPI clk earlier */
  261. EnableTIMER1();
  262. /* Add Some Delay ... */
  263. SSYNC();
  264. SSYNC();
  265. SSYNC();
  266. SSYNC();
  267. /* now start frame sync 1 */
  268. EnableTIMER0();
  269. #endif
  270. return 0;
  271. }
  272. static void dma_bitblit(void *dst, fastimage_t *logo, int x, int y)
  273. {
  274. if (dcache_status())
  275. blackfin_dcache_flush_range(logo->data, logo->data + logo->size);
  276. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  277. /* Setup destination start address */
  278. bfin_write_MDMA_D0_START_ADDR(dst + ((x & -2) * LCD_PIXEL_SIZE)
  279. + (y * LCD_X_RES * LCD_PIXEL_SIZE));
  280. /* Setup destination xcount */
  281. bfin_write_MDMA_D0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  282. /* Setup destination xmodify */
  283. bfin_write_MDMA_D0_X_MODIFY(DMA_SIZE16);
  284. /* Setup destination ycount */
  285. bfin_write_MDMA_D0_Y_COUNT(logo->height);
  286. /* Setup destination ymodify */
  287. bfin_write_MDMA_D0_Y_MODIFY((LCD_X_RES - logo->width) * LCD_PIXEL_SIZE + DMA_SIZE16);
  288. /* Setup Source start address */
  289. bfin_write_MDMA_S0_START_ADDR(logo->data);
  290. /* Setup Source xcount */
  291. bfin_write_MDMA_S0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  292. /* Setup Source xmodify */
  293. bfin_write_MDMA_S0_X_MODIFY(DMA_SIZE16);
  294. /* Setup Source ycount */
  295. bfin_write_MDMA_S0_Y_COUNT(logo->height);
  296. /* Setup Source ymodify */
  297. bfin_write_MDMA_S0_Y_MODIFY(DMA_SIZE16);
  298. /* Enable source DMA */
  299. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16 | DMA2D);
  300. SSYNC();
  301. bfin_write_MDMA_D0_CONFIG(WNR | DMAEN | WDSIZE_16 | DMA2D);
  302. while (bfin_read_MDMA_D0_IRQ_STATUS() & DMA_RUN);
  303. bfin_write_MDMA_S0_IRQ_STATUS(bfin_read_MDMA_S0_IRQ_STATUS() | DMA_DONE | DMA_ERR);
  304. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() | DMA_DONE | DMA_ERR);
  305. }
  306. void video_stop(void)
  307. {
  308. DisablePPI();
  309. DisableDMA();
  310. DisableTIMER0();
  311. DisableTIMER1();
  312. #ifdef CONFIG_BF527_EZKIT_REV_2_1
  313. lq035q1_control(LQ035_SHUT_CTL, LQ035_SHUT);
  314. #endif
  315. }
  316. int drv_video_init(void)
  317. {
  318. int error, devices = 1;
  319. struct stdio_dev videodev;
  320. u8 *dst;
  321. u32 fbmem_size = LCD_X_RES * LCD_Y_RES * LCD_PIXEL_SIZE + ACTIVE_VIDEO_MEM_OFFSET;
  322. dst = malloc(fbmem_size);
  323. if (dst == NULL) {
  324. printf("Failed to alloc FB memory\n");
  325. return -1;
  326. }
  327. #ifdef EASYLOGO_ENABLE_GZIP
  328. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  329. unsigned long src_len = EASYLOGO_ENABLE_GZIP;
  330. error = gunzip(data, bfin_logo.size, bfin_logo.data, &src_len);
  331. bfin_logo.data = data;
  332. #elif defined(EASYLOGO_ENABLE_LZMA)
  333. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  334. SizeT lzma_len = bfin_logo.size;
  335. error = lzmaBuffToBuffDecompress(data, &lzma_len,
  336. bfin_logo.data, EASYLOGO_ENABLE_LZMA);
  337. bfin_logo.data = data;
  338. #else
  339. error = 0;
  340. #endif
  341. if (error) {
  342. puts("Failed to decompress logo\n");
  343. free(dst);
  344. return -1;
  345. }
  346. memset(dst + ACTIVE_VIDEO_MEM_OFFSET, bfin_logo.data[0], fbmem_size - ACTIVE_VIDEO_MEM_OFFSET);
  347. dma_bitblit(dst + ACTIVE_VIDEO_MEM_OFFSET, &bfin_logo,
  348. (LCD_X_RES - bfin_logo.width) / 2,
  349. (LCD_Y_RES - bfin_logo.height) / 2);
  350. video_init(dst); /* Video initialization */
  351. memset(&videodev, 0, sizeof(videodev));
  352. strcpy(videodev.name, "video");
  353. error = stdio_register(&videodev);
  354. return (error == 0) ? devices : error;
  355. }