odroid-c2.c 1.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354
  1. /*
  2. * (C) Copyright 2016 Beniamino Galvani <b.galvani@gmail.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <asm/arch/gxbb.h>
  9. #include <asm/arch/sm.h>
  10. #include <dm/platdata.h>
  11. #include <phy.h>
  12. #define EFUSE_SN_OFFSET 20
  13. #define EFUSE_SN_SIZE 16
  14. #define EFUSE_MAC_OFFSET 52
  15. #define EFUSE_MAC_SIZE 6
  16. int board_init(void)
  17. {
  18. return 0;
  19. }
  20. int misc_init_r(void)
  21. {
  22. u8 mac_addr[EFUSE_MAC_SIZE];
  23. ssize_t len;
  24. /* Set RGMII mode */
  25. setbits_le32(GXBB_ETH_REG_0, GXBB_ETH_REG_0_PHY_INTF |
  26. GXBB_ETH_REG_0_TX_PHASE(1) |
  27. GXBB_ETH_REG_0_TX_RATIO(4) |
  28. GXBB_ETH_REG_0_PHY_CLK_EN |
  29. GXBB_ETH_REG_0_CLK_EN);
  30. /* Enable power and clock gate */
  31. setbits_le32(GXBB_GCLK_MPEG_1, GXBB_GCLK_MPEG_1_ETH);
  32. clrbits_le32(GXBB_MEM_PD_REG_0, GXBB_MEM_PD_REG_0_ETH_MASK);
  33. /* Reset PHY on GPIOZ_14 */
  34. clrbits_le32(GXBB_GPIO_EN(3), BIT(14));
  35. clrbits_le32(GXBB_GPIO_OUT(3), BIT(14));
  36. mdelay(10);
  37. setbits_le32(GXBB_GPIO_OUT(3), BIT(14));
  38. if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
  39. len = meson_sm_read_efuse(EFUSE_MAC_OFFSET,
  40. mac_addr, EFUSE_MAC_SIZE);
  41. if (len == EFUSE_MAC_SIZE && is_valid_ethaddr(mac_addr))
  42. eth_setenv_enetaddr("ethaddr", mac_addr);
  43. }
  44. return 0;
  45. }