yucca.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Port to AMCC-440SPE Evaluation Board SOP - April 2005
  6. *
  7. * PCIe supporting routines derived from Linux 440SPe PCIe driver.
  8. *
  9. * SPDX-License-Identifier: GPL-2.0+
  10. */
  11. #include <common.h>
  12. #include <asm/ppc4xx.h>
  13. #include <i2c.h>
  14. #include <netdev.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. #include <asm/4xx_pcie.h>
  18. #include <linux/errno.h>
  19. #include "yucca.h"
  20. DECLARE_GLOBAL_DATA_PTR;
  21. void fpga_init (void);
  22. #define DEBUG_ENV
  23. #ifdef DEBUG_ENV
  24. #define DEBUGF(fmt,args...) printf(fmt ,##args)
  25. #else
  26. #define DEBUGF(fmt,args...)
  27. #endif
  28. int board_early_init_f (void)
  29. {
  30. /*----------------------------------------------------------------------------+
  31. | Define Boot devices
  32. +----------------------------------------------------------------------------*/
  33. #define BOOT_FROM_SMALL_FLASH 0x00
  34. #define BOOT_FROM_LARGE_FLASH_OR_SRAM 0x01
  35. #define BOOT_FROM_PCI 0x02
  36. #define BOOT_DEVICE_UNKNOWN 0x03
  37. /*----------------------------------------------------------------------------+
  38. | EBC Devices Characteristics
  39. | Peripheral Bank Access Parameters - EBC_BxAP
  40. | Peripheral Bank Configuration Register - EBC_BxCR
  41. +----------------------------------------------------------------------------*/
  42. /*
  43. * Small Flash and FRAM
  44. * BU Value
  45. * BxAP : 0x03800000 - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000
  46. * B0CR : 0xff098000 - BAS = ff0 - 100 11 00 0000000000000
  47. * B2CR : 0xe7098000 - BAS = e70 - 100 11 00 0000000000000
  48. */
  49. #define EBC_BXAP_SMALL_FLASH EBC_BXAP_BME_DISABLED | \
  50. EBC_BXAP_TWT_ENCODE(7) | \
  51. EBC_BXAP_BCE_DISABLE | \
  52. EBC_BXAP_BCT_2TRANS | \
  53. EBC_BXAP_CSN_ENCODE(0) | \
  54. EBC_BXAP_OEN_ENCODE(0) | \
  55. EBC_BXAP_WBN_ENCODE(0) | \
  56. EBC_BXAP_WBF_ENCODE(0) | \
  57. EBC_BXAP_TH_ENCODE(0) | \
  58. EBC_BXAP_RE_DISABLED | \
  59. EBC_BXAP_SOR_DELAYED | \
  60. EBC_BXAP_BEM_WRITEONLY | \
  61. EBC_BXAP_PEN_DISABLED
  62. #define EBC_BXCR_SMALL_FLASH_CS0 EBC_BXCR_BAS_ENCODE(0xFF000000) | \
  63. EBC_BXCR_BS_16MB | \
  64. EBC_BXCR_BU_RW | \
  65. EBC_BXCR_BW_8BIT
  66. #define EBC_BXCR_SMALL_FLASH_CS2 EBC_BXCR_BAS_ENCODE(0xe7000000) | \
  67. EBC_BXCR_BS_16MB | \
  68. EBC_BXCR_BU_RW | \
  69. EBC_BXCR_BW_8BIT
  70. /*
  71. * Large Flash and SRAM
  72. * BU Value
  73. * BxAP : 0x048ff240 - 0 00000111 0 00 00 00 00 00 000 0 0 0 0 00000
  74. * B0CR : 0xff09a000 - BAS = ff0 - 100 11 01 0000000000000
  75. * B2CR : 0xe709a000 - BAS = e70 - 100 11 01 0000000000000
  76. */
  77. #define EBC_BXAP_LARGE_FLASH EBC_BXAP_BME_DISABLED | \
  78. EBC_BXAP_TWT_ENCODE(7) | \
  79. EBC_BXAP_BCE_DISABLE | \
  80. EBC_BXAP_BCT_2TRANS | \
  81. EBC_BXAP_CSN_ENCODE(0) | \
  82. EBC_BXAP_OEN_ENCODE(0) | \
  83. EBC_BXAP_WBN_ENCODE(0) | \
  84. EBC_BXAP_WBF_ENCODE(0) | \
  85. EBC_BXAP_TH_ENCODE(0) | \
  86. EBC_BXAP_RE_DISABLED | \
  87. EBC_BXAP_SOR_DELAYED | \
  88. EBC_BXAP_BEM_WRITEONLY | \
  89. EBC_BXAP_PEN_DISABLED
  90. #define EBC_BXCR_LARGE_FLASH_CS0 EBC_BXCR_BAS_ENCODE(0xFF000000) | \
  91. EBC_BXCR_BS_16MB | \
  92. EBC_BXCR_BU_RW | \
  93. EBC_BXCR_BW_16BIT
  94. #define EBC_BXCR_LARGE_FLASH_CS2 EBC_BXCR_BAS_ENCODE(0xE7000000) | \
  95. EBC_BXCR_BS_16MB | \
  96. EBC_BXCR_BU_RW | \
  97. EBC_BXCR_BW_16BIT
  98. /*
  99. * FPGA
  100. * BU value :
  101. * B1AP = 0x05895240 - 0 00001011 0 00 10 01 01 01 001 0 0 1 0 00000
  102. * B1CR = 0xe201a000 - BAS = e20 - 000 11 01 00000000000000
  103. */
  104. #define EBC_BXAP_FPGA EBC_BXAP_BME_DISABLED | \
  105. EBC_BXAP_TWT_ENCODE(11) | \
  106. EBC_BXAP_BCE_DISABLE | \
  107. EBC_BXAP_BCT_2TRANS | \
  108. EBC_BXAP_CSN_ENCODE(10) | \
  109. EBC_BXAP_OEN_ENCODE(1) | \
  110. EBC_BXAP_WBN_ENCODE(1) | \
  111. EBC_BXAP_WBF_ENCODE(1) | \
  112. EBC_BXAP_TH_ENCODE(1) | \
  113. EBC_BXAP_RE_DISABLED | \
  114. EBC_BXAP_SOR_DELAYED | \
  115. EBC_BXAP_BEM_RW | \
  116. EBC_BXAP_PEN_DISABLED
  117. #define EBC_BXCR_FPGA_CS1 EBC_BXCR_BAS_ENCODE(0xe2000000) | \
  118. EBC_BXCR_BS_1MB | \
  119. EBC_BXCR_BU_RW | \
  120. EBC_BXCR_BW_16BIT
  121. unsigned long mfr;
  122. /*
  123. * Define Variables for EBC initialization depending on BOOTSTRAP option
  124. */
  125. unsigned long sdr0_pinstp, sdr0_sdstp1 ;
  126. unsigned long bootstrap_settings, ebc_data_width, boot_selection;
  127. int computed_boot_device = BOOT_DEVICE_UNKNOWN;
  128. /*-------------------------------------------------------------------+
  129. | Initialize EBC CONFIG -
  130. | Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
  131. | default value :
  132. | 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
  133. |
  134. +-------------------------------------------------------------------*/
  135. mtebc(EBC0_CFG, EBC_CFG_LE_UNLOCK |
  136. EBC_CFG_PTD_ENABLE |
  137. EBC_CFG_RTC_16PERCLK |
  138. EBC_CFG_ATC_PREVIOUS |
  139. EBC_CFG_DTC_PREVIOUS |
  140. EBC_CFG_CTC_PREVIOUS |
  141. EBC_CFG_OEO_PREVIOUS |
  142. EBC_CFG_EMC_DEFAULT |
  143. EBC_CFG_PME_DISABLE |
  144. EBC_CFG_PR_16);
  145. /*-------------------------------------------------------------------+
  146. |
  147. | PART 1 : Initialize EBC Bank 1
  148. | ==============================
  149. | Bank1 is always associated to the EPLD.
  150. | It has to be initialized prior to other banks settings computation
  151. | since some board registers values may be needed to determine the
  152. | boot type
  153. |
  154. +-------------------------------------------------------------------*/
  155. mtebc(PB1AP, EBC_BXAP_FPGA);
  156. mtebc(PB1CR, EBC_BXCR_FPGA_CS1);
  157. /*-------------------------------------------------------------------+
  158. |
  159. | PART 2 : Determine which boot device was selected
  160. | =================================================
  161. |
  162. | Read Pin Strap Register in PPC440SPe
  163. | Result can either be :
  164. | - Boot strap = boot from EBC 8bits => Small Flash
  165. | - Boot strap = boot from PCI
  166. | - Boot strap = IIC
  167. | In case of boot from IIC, read Serial Device Strap Register1
  168. |
  169. | Result can either be :
  170. | - Boot from EBC - EBC Bus Width = 8bits => Small Flash
  171. | - Boot from EBC - EBC Bus Width = 16bits => Large Flash or SRAM
  172. | - Boot from PCI
  173. |
  174. +-------------------------------------------------------------------*/
  175. /* Read Pin Strap Register in PPC440SP */
  176. mfsdr(SDR0_PINSTP, sdr0_pinstp);
  177. bootstrap_settings = sdr0_pinstp & SDR0_PINSTP_BOOTSTRAP_MASK;
  178. switch (bootstrap_settings) {
  179. case SDR0_PINSTP_BOOTSTRAP_SETTINGS0:
  180. /*
  181. * Strapping Option A
  182. * Boot from EBC - 8 bits , Small Flash
  183. */
  184. computed_boot_device = BOOT_FROM_SMALL_FLASH;
  185. break;
  186. case SDR0_PINSTP_BOOTSTRAP_SETTINGS1:
  187. /*
  188. * Strappping Option B
  189. * Boot from PCI
  190. */
  191. computed_boot_device = BOOT_FROM_PCI;
  192. break;
  193. case SDR0_PINSTP_BOOTSTRAP_IIC_50_EN:
  194. case SDR0_PINSTP_BOOTSTRAP_IIC_54_EN:
  195. /*
  196. * Strapping Option C or D
  197. * Boot Settings in IIC EEprom address 0x50 or 0x54
  198. * Read Serial Device Strap Register1 in PPC440SPe
  199. */
  200. mfsdr(SDR0_SDSTP1, sdr0_sdstp1);
  201. boot_selection = sdr0_sdstp1 & SDR0_SDSTP1_ERPN_MASK;
  202. ebc_data_width = sdr0_sdstp1 & SDR0_SDSTP1_EBCW_MASK;
  203. switch (boot_selection) {
  204. case SDR0_SDSTP1_ERPN_EBC:
  205. switch (ebc_data_width) {
  206. case SDR0_SDSTP1_EBCW_16_BITS:
  207. computed_boot_device =
  208. BOOT_FROM_LARGE_FLASH_OR_SRAM;
  209. break;
  210. case SDR0_SDSTP1_EBCW_8_BITS :
  211. computed_boot_device = BOOT_FROM_SMALL_FLASH;
  212. break;
  213. }
  214. break;
  215. case SDR0_SDSTP1_ERPN_PCI:
  216. computed_boot_device = BOOT_FROM_PCI;
  217. break;
  218. default:
  219. /* should not occure */
  220. computed_boot_device = BOOT_DEVICE_UNKNOWN;
  221. }
  222. break;
  223. default:
  224. /* should not be */
  225. computed_boot_device = BOOT_DEVICE_UNKNOWN;
  226. break;
  227. }
  228. /*-------------------------------------------------------------------+
  229. |
  230. | PART 3 : Compute EBC settings depending on selected boot device
  231. | ====== ======================================================
  232. |
  233. | Resulting EBC init will be among following configurations :
  234. |
  235. | - Boot from EBC 8bits => boot from Small Flash selected
  236. | EBC-CS0 = Small Flash
  237. | EBC-CS2 = Large Flash and SRAM
  238. |
  239. | - Boot from EBC 16bits => boot from Large Flash or SRAM
  240. | EBC-CS0 = Large Flash or SRAM
  241. | EBC-CS2 = Small Flash
  242. |
  243. | - Boot from PCI
  244. | EBC-CS0 = not initialized to avoid address contention
  245. | EBC-CS2 = same as boot from Small Flash selected
  246. |
  247. +-------------------------------------------------------------------*/
  248. unsigned long ebc0_cs0_bxap_value = 0, ebc0_cs0_bxcr_value = 0;
  249. unsigned long ebc0_cs2_bxap_value = 0, ebc0_cs2_bxcr_value = 0;
  250. switch (computed_boot_device) {
  251. /*-------------------------------------------------------------------*/
  252. case BOOT_FROM_PCI:
  253. /*-------------------------------------------------------------------*/
  254. /*
  255. * By Default CS2 is affected to LARGE Flash
  256. * do not initialize SMALL FLASH to avoid address contention
  257. * Large Flash
  258. */
  259. ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH;
  260. ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;
  261. break;
  262. /*-------------------------------------------------------------------*/
  263. case BOOT_FROM_SMALL_FLASH:
  264. /*-------------------------------------------------------------------*/
  265. ebc0_cs0_bxap_value = EBC_BXAP_SMALL_FLASH;
  266. ebc0_cs0_bxcr_value = EBC_BXCR_SMALL_FLASH_CS0;
  267. /*
  268. * Large Flash or SRAM
  269. */
  270. /* ebc0_cs2_bxap_value = EBC_BXAP_LARGE_FLASH; */
  271. ebc0_cs2_bxap_value = 0x048ff240;
  272. ebc0_cs2_bxcr_value = EBC_BXCR_LARGE_FLASH_CS2;
  273. break;
  274. /*-------------------------------------------------------------------*/
  275. case BOOT_FROM_LARGE_FLASH_OR_SRAM:
  276. /*-------------------------------------------------------------------*/
  277. ebc0_cs0_bxap_value = EBC_BXAP_LARGE_FLASH;
  278. ebc0_cs0_bxcr_value = EBC_BXCR_LARGE_FLASH_CS0;
  279. /* Small flash */
  280. ebc0_cs2_bxap_value = EBC_BXAP_SMALL_FLASH;
  281. ebc0_cs2_bxcr_value = EBC_BXCR_SMALL_FLASH_CS2;
  282. break;
  283. /*-------------------------------------------------------------------*/
  284. default:
  285. /*-------------------------------------------------------------------*/
  286. /* BOOT_DEVICE_UNKNOWN */
  287. break;
  288. }
  289. mtebc(PB0AP, ebc0_cs0_bxap_value);
  290. mtebc(PB0CR, ebc0_cs0_bxcr_value);
  291. mtebc(PB2AP, ebc0_cs2_bxap_value);
  292. mtebc(PB2CR, ebc0_cs2_bxcr_value);
  293. /*--------------------------------------------------------------------+
  294. | Interrupt controller setup for the AMCC 440SPe Evaluation board.
  295. +--------------------------------------------------------------------+
  296. +---------------------------------------------------------------------+
  297. |Interrupt| Source | Pol. | Sensi.| Crit. |
  298. +---------+-----------------------------------+-------+-------+-------+
  299. | IRQ 00 | UART0 | High | Level | Non |
  300. | IRQ 01 | UART1 | High | Level | Non |
  301. | IRQ 02 | IIC0 | High | Level | Non |
  302. | IRQ 03 | IIC1 | High | Level | Non |
  303. | IRQ 04 | PCI0X0 MSG IN | High | Level | Non |
  304. | IRQ 05 | PCI0X0 CMD Write | High | Level | Non |
  305. | IRQ 06 | PCI0X0 Power Mgt | High | Level | Non |
  306. | IRQ 07 | PCI0X0 VPD Access | Rising| Edge | Non |
  307. | IRQ 08 | PCI0X0 MSI level 0 | High | Lvl/ed| Non |
  308. | IRQ 09 | External IRQ 15 - (PCI-Express) | pgm H | Pgm | Non |
  309. | IRQ 10 | UIC2 Non-critical Int. | NA | NA | Non |
  310. | IRQ 11 | UIC2 Critical Interrupt | NA | NA | Crit |
  311. | IRQ 12 | PCI Express MSI Level 0 | Rising| Edge | Non |
  312. | IRQ 13 | PCI Express MSI Level 1 | Rising| Edge | Non |
  313. | IRQ 14 | PCI Express MSI Level 2 | Rising| Edge | Non |
  314. | IRQ 15 | PCI Express MSI Level 3 | Rising| Edge | Non |
  315. | IRQ 16 | UIC3 Non-critical Int. | NA | NA | Non |
  316. | IRQ 17 | UIC3 Critical Interrupt | NA | NA | Crit |
  317. | IRQ 18 | External IRQ 14 - (PCI-Express) | Pgm | Pgm | Non |
  318. | IRQ 19 | DMA Channel 0 FIFO Full | High | Level | Non |
  319. | IRQ 20 | DMA Channel 0 Stat FIFO | High | Level | Non |
  320. | IRQ 21 | DMA Channel 1 FIFO Full | High | Level | Non |
  321. | IRQ 22 | DMA Channel 1 Stat FIFO | High | Level | Non |
  322. | IRQ 23 | I2O Inbound Doorbell | High | Level | Non |
  323. | IRQ 24 | Inbound Post List FIFO Not Empt | High | Level | Non |
  324. | IRQ 25 | I2O Region 0 LL PLB Write | High | Level | Non |
  325. | IRQ 26 | I2O Region 1 LL PLB Write | High | Level | Non |
  326. | IRQ 27 | I2O Region 0 HB PLB Write | High | Level | Non |
  327. | IRQ 28 | I2O Region 1 HB PLB Write | High | Level | Non |
  328. | IRQ 29 | GPT Down Count Timer | Rising| Edge | Non |
  329. | IRQ 30 | UIC1 Non-critical Int. | NA | NA | Non |
  330. | IRQ 31 | UIC1 Critical Interrupt | NA | NA | Crit. |
  331. |----------------------------------------------------------------------
  332. | IRQ 32 | Ext. IRQ 13 - (PCI-Express) |pgm (H)|pgm/Lvl| Non |
  333. | IRQ 33 | MAL Serr | High | Level | Non |
  334. | IRQ 34 | MAL Txde | High | Level | Non |
  335. | IRQ 35 | MAL Rxde | High | Level | Non |
  336. | IRQ 36 | DMC CE or DMC UE | High | Level | Non |
  337. | IRQ 37 | EBC or UART2 | High |Lvl Edg| Non |
  338. | IRQ 38 | MAL TX EOB | High | Level | Non |
  339. | IRQ 39 | MAL RX EOB | High | Level | Non |
  340. | IRQ 40 | PCIX0 MSI Level 1 | High |Lvl Edg| Non |
  341. | IRQ 41 | PCIX0 MSI level 2 | High |Lvl Edg| Non |
  342. | IRQ 42 | PCIX0 MSI level 3 | High |Lvl Edg| Non |
  343. | IRQ 43 | L2 Cache | Risin | Edge | Non |
  344. | IRQ 44 | GPT Compare Timer 0 | Risin | Edge | Non |
  345. | IRQ 45 | GPT Compare Timer 1 | Risin | Edge | Non |
  346. | IRQ 46 | GPT Compare Timer 2 | Risin | Edge | Non |
  347. | IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  348. | IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  349. | IRQ 49 | Ext. IRQ 12 - PCI-X |pgm/Fal|pgm/Lvl| Non |
  350. | IRQ 50 | Ext. IRQ 11 - |pgm (H)|pgm/Lvl| Non |
  351. | IRQ 51 | Ext. IRQ 10 - |pgm (H)|pgm/Lvl| Non |
  352. | IRQ 52 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  353. | IRQ 53 | Ext. IRQ 8 |pgm (H)|pgm/Lvl| Non |
  354. | IRQ 54 | DMA Error | High | Level | Non |
  355. | IRQ 55 | DMA I2O Error | High | Level | Non |
  356. | IRQ 56 | Serial ROM | High | Level | Non |
  357. | IRQ 57 | PCIX0 Error | High | Edge | Non |
  358. | IRQ 58 | Ext. IRQ 7- |pgm (H)|pgm/Lvl| Non |
  359. | IRQ 59 | Ext. IRQ 6- |pgm (H)|pgm/Lvl| Non |
  360. | IRQ 60 | EMAC0 Interrupt | High | Level | Non |
  361. | IRQ 61 | EMAC0 Wake-up | High | Level | Non |
  362. | IRQ 62 | Reserved | High | Level | Non |
  363. | IRQ 63 | XOR | High | Level | Non |
  364. |----------------------------------------------------------------------
  365. | IRQ 64 | PE0 AL | High | Level | Non |
  366. | IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  367. | IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  368. | IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  369. | IRQ 68 | PE0 TCR | High | Level | Non |
  370. | IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  371. | IRQ 70 | PE0 DCR Error | High | Level | Non |
  372. | IRQ 71 | Reserved | N/A | N/A | Non |
  373. | IRQ 72 | PE1 AL | High | Level | Non |
  374. | IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  375. | IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  376. | IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  377. | IRQ 76 | PE1 TCR | High | Level | Non |
  378. | IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  379. | IRQ 78 | PE1 DCR Error | High | Level | Non |
  380. | IRQ 79 | Reserved | N/A | N/A | Non |
  381. | IRQ 80 | PE2 AL | High | Level | Non |
  382. | IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  383. | IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  384. | IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  385. | IRQ 84 | PE2 TCR | High | Level | Non |
  386. | IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  387. | IRQ 86 | PE2 DCR Error | High | Level | Non |
  388. | IRQ 87 | Reserved | N/A | N/A | Non |
  389. | IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  390. | IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  391. | IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  392. | IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  393. | IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  394. | IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  395. | IRQ 94 | Reserved | N/A | N/A | Non |
  396. | IRQ 95 | Reserved | N/A | N/A | Non |
  397. |---------------------------------------------------------------------
  398. | IRQ 96 | PE0 INTA | High | Level | Non |
  399. | IRQ 97 | PE0 INTB | High | Level | Non |
  400. | IRQ 98 | PE0 INTC | High | Level | Non |
  401. | IRQ 99 | PE0 INTD | High | Level | Non |
  402. | IRQ 100 | PE1 INTA | High | Level | Non |
  403. | IRQ 101 | PE1 INTB | High | Level | Non |
  404. | IRQ 102 | PE1 INTC | High | Level | Non |
  405. | IRQ 103 | PE1 INTD | High | Level | Non |
  406. | IRQ 104 | PE2 INTA | High | Level | Non |
  407. | IRQ 105 | PE2 INTB | High | Level | Non |
  408. | IRQ 106 | PE2 INTC | High | Level | Non |
  409. | IRQ 107 | PE2 INTD | Risin | Edge | Non |
  410. | IRQ 108 | PCI Express MSI Level 4 | Risin | Edge | Non |
  411. | IRQ 109 | PCI Express MSI Level 5 | Risin | Edge | Non |
  412. | IRQ 110 | PCI Express MSI Level 6 | Risin | Edge | Non |
  413. | IRQ 111 | PCI Express MSI Level 7 | Risin | Edge | Non |
  414. | IRQ 116 | PCI Express MSI Level 12 | Risin | Edge | Non |
  415. | IRQ 112 | PCI Express MSI Level 8 | Risin | Edge | Non |
  416. | IRQ 113 | PCI Express MSI Level 9 | Risin | Edge | Non |
  417. | IRQ 114 | PCI Express MSI Level 10 | Risin | Edge | Non |
  418. | IRQ 115 | PCI Express MSI Level 11 | Risin | Edge | Non |
  419. | IRQ 117 | PCI Express MSI Level 13 | Risin | Edge | Non |
  420. | IRQ 118 | PCI Express MSI Level 14 | Risin | Edge | Non |
  421. | IRQ 119 | PCI Express MSI Level 15 | Risin | Edge | Non |
  422. | IRQ 120 | PCI Express MSI Level 16 | Risin | Edge | Non |
  423. | IRQ 121 | PCI Express MSI Level 17 | Risin | Edge | Non |
  424. | IRQ 122 | PCI Express MSI Level 18 | Risin | Edge | Non |
  425. | IRQ 123 | PCI Express MSI Level 19 | Risin | Edge | Non |
  426. | IRQ 124 | PCI Express MSI Level 20 | Risin | Edge | Non |
  427. | IRQ 125 | PCI Express MSI Level 21 | Risin | Edge | Non |
  428. | IRQ 126 | PCI Express MSI Level 22 | Risin | Edge | Non |
  429. | IRQ 127 | PCI Express MSI Level 23 | Risin | Edge | Non |
  430. +---------+-----------------------------------+-------+-------+------*/
  431. /*--------------------------------------------------------------------+
  432. | Put UICs in PowerPC440SPemode.
  433. | Initialise UIC registers. Clear all interrupts. Disable all
  434. | interrupts.
  435. | Set critical interrupt values. Set interrupt polarities. Set
  436. | interrupt trigger levels. Make bit 0 High priority. Clear all
  437. | interrupts again.
  438. +-------------------------------------------------------------------*/
  439. mtdcr (UIC3SR, 0xffffffff); /* Clear all interrupts */
  440. mtdcr (UIC3ER, 0x00000000); /* disable all interrupts */
  441. mtdcr (UIC3CR, 0x00000000); /* Set Critical / Non Critical
  442. * interrupts */
  443. mtdcr (UIC3PR, 0xffffffff); /* Set Interrupt Polarities */
  444. mtdcr (UIC3TR, 0x001fffff); /* Set Interrupt Trigger Levels */
  445. mtdcr (UIC3VR, 0x00000001); /* Set Vect base=0,INT31 Highest
  446. * priority */
  447. mtdcr (UIC3SR, 0x00000000); /* clear all interrupts */
  448. mtdcr (UIC3SR, 0xffffffff); /* clear all interrupts */
  449. mtdcr (UIC2SR, 0xffffffff); /* Clear all interrupts */
  450. mtdcr (UIC2ER, 0x00000000); /* disable all interrupts */
  451. mtdcr (UIC2CR, 0x00000000); /* Set Critical / Non Critical
  452. * interrupts */
  453. mtdcr (UIC2PR, 0xebebebff); /* Set Interrupt Polarities */
  454. mtdcr (UIC2TR, 0x74747400); /* Set Interrupt Trigger Levels */
  455. mtdcr (UIC2VR, 0x00000001); /* Set Vect base=0,INT31 Highest
  456. * priority */
  457. mtdcr (UIC2SR, 0x00000000); /* clear all interrupts */
  458. mtdcr (UIC2SR, 0xffffffff); /* clear all interrupts */
  459. mtdcr (UIC1SR, 0xffffffff); /* Clear all interrupts */
  460. mtdcr (UIC1ER, 0x00000000); /* disable all interrupts */
  461. mtdcr (UIC1CR, 0x00000000); /* Set Critical / Non Critical
  462. * interrupts */
  463. mtdcr (UIC1PR, 0xffffffff); /* Set Interrupt Polarities */
  464. mtdcr (UIC1TR, 0x001f8040); /* Set Interrupt Trigger Levels */
  465. mtdcr (UIC1VR, 0x00000001); /* Set Vect base=0,INT31 Highest
  466. * priority */
  467. mtdcr (UIC1SR, 0x00000000); /* clear all interrupts */
  468. mtdcr (UIC1SR, 0xffffffff); /* clear all interrupts */
  469. mtdcr (UIC0SR, 0xffffffff); /* Clear all interrupts */
  470. mtdcr (UIC0ER, 0x00000000); /* disable all interrupts excepted
  471. * cascade to be checked */
  472. mtdcr (UIC0CR, 0x00104001); /* Set Critical / Non Critical
  473. * interrupts */
  474. mtdcr (UIC0PR, 0xffffffff); /* Set Interrupt Polarities */
  475. mtdcr (UIC0TR, 0x010f0004); /* Set Interrupt Trigger Levels */
  476. mtdcr (UIC0VR, 0x00000001); /* Set Vect base=0,INT31 Highest
  477. * priority */
  478. mtdcr (UIC0SR, 0x00000000); /* clear all interrupts */
  479. mtdcr (UIC0SR, 0xffffffff); /* clear all interrupts */
  480. mfsdr(SDR0_MFR, mfr);
  481. mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */
  482. mtsdr(SDR0_MFR, mfr);
  483. fpga_init();
  484. return 0;
  485. }
  486. int checkboard (void)
  487. {
  488. char buf[64];
  489. int i = getenv_f("serial#", buf, sizeof(buf));
  490. printf("Board: Yucca - AMCC 440SPe Evaluation Board");
  491. if (i > 0) {
  492. puts(", serial# ");
  493. puts(buf);
  494. }
  495. putc('\n');
  496. return 0;
  497. }
  498. /*
  499. * Override the default functions in arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c with
  500. * board specific values.
  501. */
  502. static int ppc440spe_rev_a(void)
  503. {
  504. if ((get_pvr() == PVR_440SPe_6_RA) || (get_pvr() == PVR_440SPe_RA))
  505. return 1;
  506. else
  507. return 0;
  508. }
  509. u32 ddr_wrdtr(u32 default_val) {
  510. /*
  511. * Yucca boards with 440SPe rev. A need a slightly different setup
  512. * for the MCIF0_WRDTR register.
  513. */
  514. if (ppc440spe_rev_a())
  515. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_270_DEG_ADV);
  516. return default_val;
  517. }
  518. u32 ddr_clktr(u32 default_val) {
  519. /*
  520. * Yucca boards with 440SPe rev. A need a slightly different setup
  521. * for the MCIF0_CLKTR register.
  522. */
  523. if (ppc440spe_rev_a())
  524. return (SDRAM_CLKTR_CLKP_180_DEG_ADV);
  525. return default_val;
  526. }
  527. #if defined(CONFIG_PCI)
  528. int board_pcie_card_present(int port)
  529. {
  530. u16 reg;
  531. reg = in_be16((u16 *)FPGA_REG1C);
  532. switch(port) {
  533. case 0:
  534. return !(reg & FPGA_REG1C_PE0_PRSNT);
  535. case 1:
  536. return !(reg & FPGA_REG1C_PE1_PRSNT);
  537. case 2:
  538. return !(reg & FPGA_REG1C_PE2_PRSNT);
  539. default:
  540. return 0;
  541. }
  542. }
  543. /*
  544. * For the given slot, set endpoint mode, send power to the slot,
  545. * turn on the green LED and turn off the yellow LED, enable the
  546. * clock. In endpoint mode reset bit is read only.
  547. */
  548. void board_pcie_setup_port(int port, int rootpoint)
  549. {
  550. u16 power, clock, green_led, yellow_led,
  551. reset_off, rp, ep;
  552. switch (port) {
  553. case 0:
  554. rp = FPGA_REG1C_PE0_ROOTPOINT;
  555. ep = 0;
  556. break;
  557. case 1:
  558. rp = 0;
  559. ep = FPGA_REG1C_PE1_ENDPOINT;
  560. break;
  561. case 2:
  562. rp = 0;
  563. ep = FPGA_REG1C_PE2_ENDPOINT;
  564. break;
  565. default:
  566. return;
  567. }
  568. power = FPGA_REG1A_PWRON_ENCODE(port);
  569. green_led = FPGA_REG1A_GLED_ENCODE(port);
  570. clock = FPGA_REG1A_REFCLK_ENCODE(port);
  571. yellow_led = FPGA_REG1A_YLED_ENCODE(port);
  572. reset_off = FPGA_REG1C_PERST_ENCODE(port);
  573. out_be16((u16 *)FPGA_REG1A, ~(power | clock | green_led) &
  574. (yellow_led | in_be16((u16 *)FPGA_REG1A)));
  575. out_be16((u16 *)FPGA_REG1C, ~(ep | reset_off) &
  576. (rp | in_be16((u16 *)FPGA_REG1C)));
  577. if (rootpoint) {
  578. /*
  579. * Leave device in reset for a while after powering on the
  580. * slot to give it a chance to initialize.
  581. */
  582. udelay(250 * 1000);
  583. out_be16((u16 *)FPGA_REG1C,
  584. reset_off | in_be16((u16 *)FPGA_REG1C));
  585. }
  586. }
  587. #endif /* defined(CONFIG_PCI) */
  588. int misc_init_f (void)
  589. {
  590. uint reg;
  591. out16(FPGA_REG10, (in16(FPGA_REG10) &
  592. ~(FPGA_REG10_AUTO_NEG_DIS|FPGA_REG10_RESET_ETH)) |
  593. FPGA_REG10_10MHZ_ENABLE |
  594. FPGA_REG10_100MHZ_ENABLE |
  595. FPGA_REG10_GIGABIT_ENABLE |
  596. FPGA_REG10_FULL_DUPLEX );
  597. udelay(10000); /* wait 10ms */
  598. out16(FPGA_REG10, (in16(FPGA_REG10) | FPGA_REG10_RESET_ETH));
  599. /* minimal init for PCIe */
  600. /* pci express 0 Endpoint Mode */
  601. mfsdr(SDRN_PESDR_DLPSET(0), reg);
  602. reg &= (~0x00400000);
  603. mtsdr(SDRN_PESDR_DLPSET(0), reg);
  604. /* pci express 1 Rootpoint Mode */
  605. mfsdr(SDRN_PESDR_DLPSET(1), reg);
  606. reg |= 0x00400000;
  607. mtsdr(SDRN_PESDR_DLPSET(1), reg);
  608. /* pci express 2 Rootpoint Mode */
  609. mfsdr(SDRN_PESDR_DLPSET(2), reg);
  610. reg |= 0x00400000;
  611. mtsdr(SDRN_PESDR_DLPSET(2), reg);
  612. out16(FPGA_REG1C,(in16 (FPGA_REG1C) &
  613. ~FPGA_REG1C_PE0_ROOTPOINT &
  614. ~FPGA_REG1C_PE1_ENDPOINT &
  615. ~FPGA_REG1C_PE2_ENDPOINT));
  616. return 0;
  617. }
  618. void fpga_init(void)
  619. {
  620. /*
  621. * by default sdram access is disabled by fpga
  622. */
  623. out16(FPGA_REG10, (in16 (FPGA_REG10) |
  624. FPGA_REG10_SDRAM_ENABLE |
  625. FPGA_REG10_ENABLE_DISPLAY ));
  626. return;
  627. }
  628. /*---------------------------------------------------------------------------+
  629. | onboard_pci_arbiter_selected => from EPLD
  630. +---------------------------------------------------------------------------*/
  631. int onboard_pci_arbiter_selected(int core_pci)
  632. {
  633. #if 0
  634. unsigned long onboard_pci_arbiter_sel;
  635. onboard_pci_arbiter_sel = in16(FPGA_REG0) & FPGA_REG0_EXT_ARB_SEL_MASK;
  636. if (onboard_pci_arbiter_sel == FPGA_REG0_EXT_ARB_SEL_EXTERNAL)
  637. return (BOARD_OPTION_SELECTED);
  638. else
  639. #endif
  640. return (BOARD_OPTION_NOT_SELECTED);
  641. }
  642. int board_eth_init(bd_t *bis)
  643. {
  644. cpu_eth_init(bis);
  645. return pci_eth_init(bis);
  646. }