kilauea.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/ppc4xx.h>
  9. #include <asm/ppc405.h>
  10. #include <libfdt.h>
  11. #include <fdt_support.h>
  12. #include <asm/processor.h>
  13. #include <asm/io.h>
  14. #include <linux/errno.h>
  15. #if defined(CONFIG_PCI)
  16. #include <pci.h>
  17. #include <asm/4xx_pcie.h>
  18. #endif
  19. DECLARE_GLOBAL_DATA_PTR;
  20. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  21. static int board_cpld_version(void)
  22. {
  23. u32 cpld;
  24. cpld = in_be32((void *)CONFIG_SYS_FPGA_FIFO_BASE);
  25. if ((cpld & CONFIG_SYS_FPGA_MAGIC_MASK) != CONFIG_SYS_FPGA_MAGIC) {
  26. /*
  27. * Magic not found -> "old" CPLD revision which needs
  28. * the "old" EBC configuration
  29. */
  30. mtebc(PB2AP, EBC_BXAP_BME_ENABLED | EBC_BXAP_FWT_ENCODE(5) |
  31. EBC_BXAP_BWT_ENCODE(0) | EBC_BXAP_BCE_DISABLE |
  32. EBC_BXAP_BCT_2TRANS | EBC_BXAP_CSN_ENCODE(0) |
  33. EBC_BXAP_OEN_ENCODE(0) | EBC_BXAP_WBN_ENCODE(3) |
  34. EBC_BXAP_WBF_ENCODE(0) | EBC_BXAP_TH_ENCODE(4) |
  35. EBC_BXAP_RE_DISABLED | EBC_BXAP_SOR_DELAYED |
  36. EBC_BXAP_BEM_WRITEONLY | EBC_BXAP_PEN_DISABLED);
  37. /*
  38. * Return 0 for "old" CPLD version
  39. */
  40. return 0;
  41. }
  42. /*
  43. * Magic found -> "new" CPLD revision which needs no new
  44. * EBC configuration
  45. */
  46. return (cpld & CONFIG_SYS_FPGA_VER_MASK) >> 8;
  47. }
  48. /*
  49. * Board early initialization function
  50. */
  51. int board_early_init_f (void)
  52. {
  53. u32 val;
  54. /*--------------------------------------------------------------------+
  55. | Interrupt controller setup for the AMCC 405EX(r) PINE evaluation board.
  56. +--------------------------------------------------------------------+
  57. +---------------------------------------------------------------------+
  58. |Interrupt| Source | Pol. | Sensi.| Crit. |
  59. +---------+-----------------------------------+-------+-------+-------+
  60. | IRQ 00 | UART0 | High | Level | Non |
  61. | IRQ 01 | UART1 | High | Level | Non |
  62. | IRQ 02 | IIC0 | High | Level | Non |
  63. | IRQ 03 | TBD | High | Level | Non |
  64. | IRQ 04 | TBD | High | Level | Non |
  65. | IRQ 05 | EBM | High | Level | Non |
  66. | IRQ 06 | BGI | High | Level | Non |
  67. | IRQ 07 | IIC1 | Rising| Edge | Non |
  68. | IRQ 08 | SPI | High | Lvl/ed| Non |
  69. | IRQ 09 | External IRQ 0 - (PCI-Express) | pgm H | Pgm | Non |
  70. | IRQ 10 | MAL TX EOB | High | Level | Non |
  71. | IRQ 11 | MAL RX EOB | High | Level | Non |
  72. | IRQ 12 | DMA Channel 0 FIFO Full | High | Level | Non |
  73. | IRQ 13 | DMA Channel 0 Stat FIFO | High | Level | Non |
  74. | IRQ 14 | DMA Channel 1 FIFO Full | High | Level | Non |
  75. | IRQ 15 | DMA Channel 1 Stat FIFO | High | Level | Non |
  76. | IRQ 16 | PCIE0 AL | high | Level | Non |
  77. | IRQ 17 | PCIE0 VPD access | rising| Edge | Non |
  78. | IRQ 18 | PCIE0 hot reset request | rising| Edge | Non |
  79. | IRQ 19 | PCIE0 hot reset request | faling| Edge | Non |
  80. | IRQ 20 | PCIE0 TCR | High | Level | Non |
  81. | IRQ 21 | PCIE0 MSI level0 | High | Level | Non |
  82. | IRQ 22 | PCIE0 MSI level1 | High | Level | Non |
  83. | IRQ 23 | Security EIP-94 | High | Level | Non |
  84. | IRQ 24 | EMAC0 interrupt | High | Level | Non |
  85. | IRQ 25 | EMAC1 interrupt | High | Level | Non |
  86. | IRQ 26 | PCIE0 MSI level2 | High | Level | Non |
  87. | IRQ 27 | External IRQ 4 | pgm H | Pgm | Non |
  88. | IRQ 28 | UIC2 Non-critical Int. | High | Level | Non |
  89. | IRQ 29 | UIC2 Critical Interrupt | High | Level | Crit. |
  90. | IRQ 30 | UIC1 Non-critical Int. | High | Level | Non |
  91. | IRQ 31 | UIC1 Critical Interrupt | High | Level | Crit. |
  92. |----------------------------------------------------------------------
  93. | IRQ 32 | MAL Serr | High | Level | Non |
  94. | IRQ 33 | MAL Txde | High | Level | Non |
  95. | IRQ 34 | MAL Rxde | High | Level | Non |
  96. | IRQ 35 | PCIE0 bus master VC0 |falling| Edge | Non |
  97. | IRQ 36 | PCIE0 DCR Error | High | Level | Non |
  98. | IRQ 37 | EBC | High |Lvl Edg| Non |
  99. | IRQ 38 | NDFC | High | Level | Non |
  100. | IRQ 39 | GPT Compare Timer 8 | Risin | Edge | Non |
  101. | IRQ 40 | GPT Compare Timer 9 | Risin | Edge | Non |
  102. | IRQ 41 | PCIE1 AL | high | Level | Non |
  103. | IRQ 42 | PCIE1 VPD access | rising| edge | Non |
  104. | IRQ 43 | PCIE1 hot reset request | rising| Edge | Non |
  105. | IRQ 44 | PCIE1 hot reset request | faling| Edge | Non |
  106. | IRQ 45 | PCIE1 TCR | High | Level | Non |
  107. | IRQ 46 | PCIE1 bus master VC0 |falling| Edge | Non |
  108. | IRQ 47 | GPT Compare Timer 3 | Risin | Edge | Non |
  109. | IRQ 48 | GPT Compare Timer 4 | Risin | Edge | Non |
  110. | IRQ 49 | Ext. IRQ 7 |pgm/Fal|pgm/Lvl| Non |
  111. | IRQ 50 | Ext. IRQ 8 - |pgm (H)|pgm/Lvl| Non |
  112. | IRQ 51 | Ext. IRQ 9 |pgm (H)|pgm/Lvl| Non |
  113. | IRQ 52 | GPT Compare Timer 5 | high | Edge | Non |
  114. | IRQ 53 | GPT Compare Timer 6 | high | Edge | Non |
  115. | IRQ 54 | GPT Compare Timer 7 | high | Edge | Non |
  116. | IRQ 55 | Serial ROM | High | Level | Non |
  117. | IRQ 56 | GPT Decrement Pulse | High | Level | Non |
  118. | IRQ 57 | Ext. IRQ 2 |pgm/Fal|pgm/Lvl| Non |
  119. | IRQ 58 | Ext. IRQ 5 |pgm/Fal|pgm/Lvl| Non |
  120. | IRQ 59 | Ext. IRQ 6 |pgm/Fal|pgm/Lvl| Non |
  121. | IRQ 60 | EMAC0 Wake-up | High | Level | Non |
  122. | IRQ 61 | Ext. IRQ 1 |pgm/Fal|pgm/Lvl| Non |
  123. | IRQ 62 | EMAC1 Wake-up | High | Level | Non |
  124. |----------------------------------------------------------------------
  125. | IRQ 64 | PE0 AL | High | Level | Non |
  126. | IRQ 65 | PE0 VPD Access | Risin | Edge | Non |
  127. | IRQ 66 | PE0 Hot Reset Request | Risin | Edge | Non |
  128. | IRQ 67 | PE0 Hot Reset Request | Falli | Edge | Non |
  129. | IRQ 68 | PE0 TCR | High | Level | Non |
  130. | IRQ 69 | PE0 BusMaster VCO | Falli | Edge | Non |
  131. | IRQ 70 | PE0 DCR Error | High | Level | Non |
  132. | IRQ 71 | Reserved | N/A | N/A | Non |
  133. | IRQ 72 | PE1 AL | High | Level | Non |
  134. | IRQ 73 | PE1 VPD Access | Risin | Edge | Non |
  135. | IRQ 74 | PE1 Hot Reset Request | Risin | Edge | Non |
  136. | IRQ 75 | PE1 Hot Reset Request | Falli | Edge | Non |
  137. | IRQ 76 | PE1 TCR | High | Level | Non |
  138. | IRQ 77 | PE1 BusMaster VCO | Falli | Edge | Non |
  139. | IRQ 78 | PE1 DCR Error | High | Level | Non |
  140. | IRQ 79 | Reserved | N/A | N/A | Non |
  141. | IRQ 80 | PE2 AL | High | Level | Non |
  142. | IRQ 81 | PE2 VPD Access | Risin | Edge | Non |
  143. | IRQ 82 | PE2 Hot Reset Request | Risin | Edge | Non |
  144. | IRQ 83 | PE2 Hot Reset Request | Falli | Edge | Non |
  145. | IRQ 84 | PE2 TCR | High | Level | Non |
  146. | IRQ 85 | PE2 BusMaster VCO | Falli | Edge | Non |
  147. | IRQ 86 | PE2 DCR Error | High | Level | Non |
  148. | IRQ 87 | Reserved | N/A | N/A | Non |
  149. | IRQ 88 | External IRQ(5) | Progr | Progr | Non |
  150. | IRQ 89 | External IRQ 4 - Ethernet | Progr | Progr | Non |
  151. | IRQ 90 | External IRQ 3 - PCI-X | Progr | Progr | Non |
  152. | IRQ 91 | External IRQ 2 - PCI-X | Progr | Progr | Non |
  153. | IRQ 92 | External IRQ 1 - PCI-X | Progr | Progr | Non |
  154. | IRQ 93 | External IRQ 0 - PCI-X | Progr | Progr | Non |
  155. | IRQ 94 | Reserved | N/A | N/A | Non |
  156. | IRQ 95 | Reserved | N/A | N/A | Non |
  157. |---------------------------------------------------------------------
  158. +---------+-----------------------------------+-------+-------+------*/
  159. /*--------------------------------------------------------------------+
  160. | Initialise UIC registers. Clear all interrupts. Disable all
  161. | interrupts.
  162. | Set critical interrupt values. Set interrupt polarities. Set
  163. | interrupt trigger levels. Make bit 0 High priority. Clear all
  164. | interrupts again.
  165. +-------------------------------------------------------------------*/
  166. mtdcr (UIC2SR, 0xffffffff); /* Clear all interrupts */
  167. mtdcr (UIC2ER, 0x00000000); /* disable all interrupts */
  168. mtdcr (UIC2CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  169. mtdcr (UIC2PR, 0xf7ffffff); /* Set Interrupt Polarities */
  170. mtdcr (UIC2TR, 0x01e1fff8); /* Set Interrupt Trigger Levels */
  171. mtdcr (UIC2VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  172. mtdcr (UIC2SR, 0x00000000); /* clear all interrupts */
  173. mtdcr (UIC2SR, 0xffffffff); /* clear all interrupts */
  174. mtdcr (UIC1SR, 0xffffffff); /* Clear all interrupts */
  175. mtdcr (UIC1ER, 0x00000000); /* disable all interrupts */
  176. mtdcr (UIC1CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  177. mtdcr (UIC1PR, 0xfffac785); /* Set Interrupt Polarities */
  178. mtdcr (UIC1TR, 0x001d0040); /* Set Interrupt Trigger Levels */
  179. mtdcr (UIC1VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  180. mtdcr (UIC1SR, 0x00000000); /* clear all interrupts */
  181. mtdcr (UIC1SR, 0xffffffff); /* clear all interrupts */
  182. mtdcr (UIC0SR, 0xffffffff); /* Clear all interrupts */
  183. mtdcr (UIC0ER, 0x0000000a); /* Disable all interrupts */
  184. /* Except cascade UIC0 and UIC1 */
  185. mtdcr (UIC0CR, 0x00000000); /* Set Critical / Non Critical interrupts */
  186. mtdcr (UIC0PR, 0xffbfefef); /* Set Interrupt Polarities */
  187. mtdcr (UIC0TR, 0x00007000); /* Set Interrupt Trigger Levels */
  188. mtdcr (UIC0VR, 0x00000001); /* Set Vect base=0,INT31 Highest priority */
  189. mtdcr (UIC0SR, 0x00000000); /* clear all interrupts */
  190. mtdcr (UIC0SR, 0xffffffff); /* clear all interrupts */
  191. /*
  192. * Note: Some cores are still in reset when the chip starts, so
  193. * take them out of reset
  194. */
  195. mtsdr(SDR0_SRST, 0);
  196. /* Configure 405EX for NAND usage */
  197. val = SDR0_CUST0_MUX_NDFC_SEL |
  198. SDR0_CUST0_NDFC_ENABLE |
  199. SDR0_CUST0_NDFC_BW_8_BIT |
  200. SDR0_CUST0_NRB_BUSY |
  201. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  202. mtsdr(SDR0_CUST0, val);
  203. /*
  204. * Configure PFC (Pin Function Control) registers
  205. * -> Enable USB
  206. */
  207. val = SDR0_PFC1_USBEN | SDR0_PFC1_USBBIGEN | SDR0_PFC1_GPT_FREQ;
  208. mtsdr(SDR0_PFC1, val);
  209. /*
  210. * The CPLD version detection has to be the first access to
  211. * the CPLD, so we need to make this access this early and
  212. * save the CPLD version for later.
  213. */
  214. gd->board_type = board_cpld_version();
  215. /*
  216. * Configure FPGA register with PCIe reset
  217. */
  218. out_be32((void *)CONFIG_SYS_FPGA_BASE, 0xff570cc4); /* assert PCIe reset */
  219. mdelay(50);
  220. out_be32((void *)CONFIG_SYS_FPGA_BASE, 0xff570cc7); /* deassert PCIe reset */
  221. return 0;
  222. }
  223. int misc_init_r(void)
  224. {
  225. #ifdef CONFIG_ENV_IS_IN_FLASH
  226. /* Monitor protection ON by default */
  227. flash_protect(FLAG_PROTECT_SET,
  228. -CONFIG_SYS_MONITOR_LEN,
  229. 0xffffffff,
  230. &flash_info[0]);
  231. #endif
  232. return 0;
  233. }
  234. static int is_405exr(void)
  235. {
  236. u32 pvr = get_pvr();
  237. if (pvr & 0x00000004)
  238. return 0; /* bit 2 set -> 405EX */
  239. return 1; /* bit 2 cleared -> 405EXr */
  240. }
  241. int board_emac_count(void)
  242. {
  243. /*
  244. * 405EXr only has one EMAC interface, 405EX has two
  245. */
  246. if (is_405exr())
  247. return 1;
  248. else
  249. return 2;
  250. }
  251. /*
  252. * Override the weak default implementation and return the
  253. * last PCIe slot number (max number - 1).
  254. */
  255. int board_pcie_last(void)
  256. {
  257. /*
  258. * 405EXr only has one EMAC interface, 405EX has two
  259. */
  260. if (is_405exr())
  261. return 1 - 1;
  262. else
  263. return 2 - 1;
  264. }
  265. int checkboard (void)
  266. {
  267. char buf[64];
  268. int i = getenv_f("serial#", buf, sizeof(buf));
  269. if (is_405exr())
  270. printf("Board: Haleakala - AMCC PPC405EXr Evaluation Board");
  271. else
  272. printf("Board: Kilauea - AMCC PPC405EX Evaluation Board");
  273. if (i > 0) {
  274. puts(", serial# ");
  275. puts(buf);
  276. }
  277. printf(" (CPLD rev. %ld)\n", gd->board_type);
  278. return (0);
  279. }