pll.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * SPDX-License-Identifier: GPL-2.0+
  6. */
  7. #include <common.h>
  8. #include <asm/processor.h>
  9. #include <asm/ppc405.h>
  10. /* test-only: move into cpu directory!!! */
  11. #if defined(PLLMR0_200_133_66)
  12. void board_pll_init_f(void)
  13. {
  14. /*
  15. * set PLL clocks based on input sysclk is 33M
  16. *
  17. * ----------------------------------
  18. * | CLK | FREQ (MHz) | DIV RATIO |
  19. * ----------------------------------
  20. * | CPU | 200.0 | 4 (0x02)|
  21. * | PLB | 133.3 | 6 (0x06)|
  22. * | OPB | 66.6 | 12 (0x0C)|
  23. * | EBC | 66.6 | 12 (0x0C)|
  24. * | SPI | 66.6 | 12 (0x0C)|
  25. * | UART0 | 10.0 | 40 (0x28)|
  26. * | UART1 | 10.0 | 40 (0x28)|
  27. * | DAC | 2.0 | 200 (0xC8)|
  28. * | ADC | 2.0 | 200 (0xC8)|
  29. * | PWM | 100.0 | 4 (0x04)|
  30. * | EMAC | 25.0 | 16 (0x10)|
  31. * -----------------------------------
  32. */
  33. /* Initialize PLL */
  34. mtcpr(CPR0_PLLC, 0x0000033c);
  35. mtcpr(CPR0_PLLD, 0x0c010200);
  36. mtcpr(CPR0_PRIMAD, 0x04060c0c);
  37. mtcpr(CPR0_PERD0, 0x000c0000); /* SPI clk div. eq. OPB clk div. */
  38. mtcpr(CPR0_CLKUPD, 0x40000000);
  39. }
  40. #elif defined(PLLMR0_266_160_80)
  41. void board_pll_init_f(void)
  42. {
  43. /*
  44. * set PLL clocks based on input sysclk is 33M
  45. *
  46. * ----------------------------------
  47. * | CLK | FREQ (MHz) | DIV RATIO |
  48. * ----------------------------------
  49. * | CPU | 266.64 | 3 |
  50. * | PLB | 159.98 | 5 (0x05)|
  51. * | OPB | 79.99 | 10 (0x0A)|
  52. * | EBC | 79.99 | 10 (0x0A)|
  53. * | SPI | 79.99 | 10 (0x0A)|
  54. * | UART0 | 28.57 | 7 (0x07)|
  55. * | UART1 | 28.57 | 7 (0x07)|
  56. * | DAC | 28.57 | 7 (0xA7)|
  57. * | ADC | 4 | 50 (0x32)|
  58. * | PWM | 28.57 | 7 (0x07)|
  59. * | EMAC | 4 | 50 (0x32)|
  60. * -----------------------------------
  61. */
  62. /* Initialize PLL */
  63. mtcpr(CPR0_PLLC, 0x20000238);
  64. mtcpr(CPR0_PLLD, 0x03010400);
  65. mtcpr(CPR0_PRIMAD, 0x03050a0a);
  66. mtcpr(CPR0_PERC0, 0x00000000);
  67. mtcpr(CPR0_PERD0, 0x070a0707); /* SPI clk div. eq. OPB clk div. */
  68. mtcpr(CPR0_PERD1, 0x07323200);
  69. mtcpr(CPR0_CLKUP, 0x40000000);
  70. }
  71. #elif defined(PLLMR0_333_166_83)
  72. void board_pll_init_f(void)
  73. {
  74. /*
  75. * set PLL clocks based on input sysclk is 33M
  76. *
  77. * ----------------------------------
  78. * | CLK | FREQ (MHz) | DIV RATIO |
  79. * ----------------------------------
  80. * | CPU | 333.33 | 2 |
  81. * | PLB | 166.66 | 4 (0x04)|
  82. * | OPB | 83.33 | 8 (0x08)|
  83. * | EBC | 83.33 | 8 (0x08)|
  84. * | SPI | 83.33 | 8 (0x08)|
  85. * | UART0 | 16.66 | 5 (0x05)|
  86. * | UART1 | 16.66 | 5 (0x05)|
  87. * | DAC | ???? | 166 (0xA6)|
  88. * | ADC | ???? | 166 (0xA6)|
  89. * | PWM | 41.66 | 3 (0x03)|
  90. * | EMAC | ???? | 3 (0x03)|
  91. * -----------------------------------
  92. */
  93. /* Initialize PLL */
  94. mtcpr(CPR0_PLLC, 0x0000033C);
  95. mtcpr(CPR0_PLLD, 0x0a010000);
  96. mtcpr(CPR0_PRIMAD, 0x02040808);
  97. mtcpr(CPR0_PERD0, 0x02080505); /* SPI clk div. eq. OPB clk div. */
  98. mtcpr(CPR0_PERD1, 0xA6A60300);
  99. mtcpr(CPR0_CLKUP, 0x40000000);
  100. }
  101. #elif defined(PLLMR0_100_100_12)
  102. void board_pll_init_f(void)
  103. {
  104. /*
  105. * set PLL clocks based on input sysclk is 33M
  106. *
  107. * ----------------------
  108. * | CLK | FREQ (MHz) |
  109. * ----------------------
  110. * | CPU | 100.00 |
  111. * | PLB | 100.00 |
  112. * | OPB | 12.00 |
  113. * | EBC | 49.00 |
  114. * ----------------------
  115. */
  116. /* Initialize PLL */
  117. mtcpr(CPR0_PLLC, 0x000003BC);
  118. mtcpr(CPR0_PLLD, 0x06060600);
  119. mtcpr(CPR0_PRIMAD, 0x02020004);
  120. mtcpr(CPR0_PERD0, 0x04002828); /* SPI clk div. eq. OPB clk div. */
  121. mtcpr(CPR0_PERD1, 0xC8C81600);
  122. mtcpr(CPR0_CLKUP, 0x40000000);
  123. }
  124. #endif /* CPU_<speed>_405EZ */