a3m071.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * (C) Copyright 2006
  9. * MicroSys GmbH
  10. *
  11. * Copyright 2012-2013 Stefan Roese <sr@denx.de>
  12. *
  13. * SPDX-License-Identifier: GPL-2.0+
  14. */
  15. #include <common.h>
  16. #include <command.h>
  17. #include <mpc5xxx.h>
  18. #include <pci.h>
  19. #include <miiphy.h>
  20. #include <linux/compiler.h>
  21. #include <asm/processor.h>
  22. #include <asm/io.h>
  23. #ifdef CONFIG_A4M2K
  24. #include "is46r16320d.h"
  25. #else
  26. #include "mt46v16m16-75.h"
  27. #endif
  28. DECLARE_GLOBAL_DATA_PTR;
  29. #if !defined(CONFIG_SYS_RAMBOOT) && \
  30. (defined(CONFIG_SPL) && defined(CONFIG_SPL_BUILD))
  31. static void sdram_start(int hi_addr)
  32. {
  33. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  34. long control = SDRAM_CONTROL | hi_addr_bit;
  35. /* unlock mode register */
  36. out_be32((void *)MPC5XXX_SDRAM_CTRL, control | 0x80000000);
  37. /* precharge all banks */
  38. out_be32((void *)MPC5XXX_SDRAM_CTRL, control | 0x80000002);
  39. #ifdef SDRAM_DDR
  40. /* set mode register: extended mode */
  41. out_be32((void *)MPC5XXX_SDRAM_MODE, SDRAM_EMODE);
  42. /* set mode register: reset DLL */
  43. out_be32((void *)MPC5XXX_SDRAM_MODE, SDRAM_MODE | 0x04000000);
  44. #endif
  45. /* precharge all banks */
  46. out_be32((void *)MPC5XXX_SDRAM_CTRL, control | 0x80000002);
  47. /* auto refresh */
  48. out_be32((void *)MPC5XXX_SDRAM_CTRL, control | 0x80000004);
  49. /* set mode register */
  50. out_be32((void *)MPC5XXX_SDRAM_MODE, SDRAM_MODE);
  51. /* normal operation */
  52. out_be32((void *)MPC5XXX_SDRAM_CTRL, control);
  53. /*
  54. * Wait a short while for the DLL to lock before accessing
  55. * the SDRAM
  56. */
  57. udelay(100);
  58. }
  59. #endif
  60. /*
  61. * ATTENTION: Although partially referenced initdram does NOT make real use
  62. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if
  63. * CONFIG_SYS_SDRAM_BASE is something else than 0x00000000.
  64. */
  65. phys_size_t initdram(int board_type)
  66. {
  67. ulong dramsize = 0;
  68. ulong dramsize2 = 0;
  69. uint svr, pvr;
  70. #if !defined(CONFIG_SYS_RAMBOOT) && \
  71. (defined(CONFIG_SPL) && defined(CONFIG_SPL_BUILD))
  72. ulong test1, test2;
  73. /* setup SDRAM chip selects */
  74. out_be32((void *)MPC5XXX_SDRAM_CS0CFG, 0x0000001e); /* 2GB at 0x0 */
  75. out_be32((void *)MPC5XXX_SDRAM_CS1CFG, 0x80000000); /* disabled */
  76. /* setup config registers */
  77. out_be32((void *)MPC5XXX_SDRAM_CONFIG1, SDRAM_CONFIG1);
  78. out_be32((void *)MPC5XXX_SDRAM_CONFIG2, SDRAM_CONFIG2);
  79. #ifdef SDRAM_DDR
  80. /* set tap delay */
  81. out_be32((void *)MPC5XXX_CDM_PORCFG, SDRAM_TAPDELAY);
  82. #endif
  83. /* find RAM size using SDRAM CS0 only */
  84. sdram_start(0);
  85. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  86. sdram_start(1);
  87. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  88. if (test1 > test2) {
  89. sdram_start(0);
  90. dramsize = test1;
  91. } else {
  92. dramsize = test2;
  93. }
  94. /* memory smaller than 1MB is impossible */
  95. if (dramsize < (1 << 20))
  96. dramsize = 0;
  97. /* set SDRAM CS0 size according to the amount of RAM found */
  98. if (dramsize > 0) {
  99. out_be32((void *)MPC5XXX_SDRAM_CS0CFG,
  100. 0x13 + __builtin_ffs(dramsize >> 20) - 1);
  101. } else {
  102. out_be32((void *)MPC5XXX_SDRAM_CS0CFG, 0); /* disabled */
  103. }
  104. #else /* CONFIG_SYS_RAMBOOT */
  105. /* retrieve size of memory connected to SDRAM CS0 */
  106. dramsize = in_be32((void *)MPC5XXX_SDRAM_CS0CFG) & 0xFF;
  107. if (dramsize >= 0x13)
  108. dramsize = (1 << (dramsize - 0x13)) << 20;
  109. else
  110. dramsize = 0;
  111. /* retrieve size of memory connected to SDRAM CS1 */
  112. dramsize2 = in_be32((void *)MPC5XXX_SDRAM_CS1CFG) & 0xFF;
  113. if (dramsize2 >= 0x13)
  114. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  115. else
  116. dramsize2 = 0;
  117. #endif /* CONFIG_SYS_RAMBOOT */
  118. /*
  119. * On MPC5200B we need to set the special configuration delay in the
  120. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  121. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  122. *
  123. * "The SDelay should be written to a value of 0x00000004. It is
  124. * required to account for changes caused by normal wafer processing
  125. * parameters."
  126. */
  127. svr = get_svr();
  128. pvr = get_pvr();
  129. if ((SVR_MJREV(svr) >= 2) && (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4))
  130. out_be32((void *)MPC5XXX_SDRAM_SDELAY, 0x04);
  131. return dramsize + dramsize2;
  132. }
  133. static void get_revisions(int *failsavelevel, int *digiboardversion,
  134. int *fpgaversion)
  135. {
  136. struct mpc5xxx_gpt_0_7 *gpt = (struct mpc5xxx_gpt_0_7 *)MPC5XXX_GPT;
  137. u8 val;
  138. /* read digitalboard-version from TMR[2..4] */
  139. val = 0;
  140. val |= (gpt->gpt2.sr & (1 << (31 - 23))) ? (1) : 0;
  141. val |= (gpt->gpt3.sr & (1 << (31 - 23))) ? (1 << 1) : 0;
  142. val |= (gpt->gpt4.sr & (1 << (31 - 23))) ? (1 << 2) : 0;
  143. *digiboardversion = val;
  144. /*
  145. * A4M2K only supports digiboardversion. No failsavelevel and
  146. * fpgaversion here.
  147. */
  148. #if !defined(CONFIG_A4M2K)
  149. /*
  150. * Figure out failsavelevel
  151. * see ticket dsvk#59
  152. */
  153. *failsavelevel = 0; /* 0=failsave, 1=board ok, 2=fpga ok */
  154. if (*digiboardversion == 0) {
  155. *failsavelevel = 1; /* digiboard-version ok */
  156. /* read fpga-version from TMR[5..7] */
  157. val = 0;
  158. val |= (gpt->gpt5.sr & (1 << (31 - 23))) ? (1) : 0;
  159. val |= (gpt->gpt6.sr & (1 << (31 - 23))) ? (1 << 1) : 0;
  160. val |= (gpt->gpt7.sr & (1 << (31 - 23))) ? (1 << 2) : 0;
  161. *fpgaversion = val;
  162. if (*fpgaversion == 1)
  163. *failsavelevel = 2; /* fpga-version ok */
  164. }
  165. #endif
  166. }
  167. /*
  168. * This function is called from the SPL U-Boot version for
  169. * early init stuff, that needs to be done for OS (e.g. Linux)
  170. * booting. Doing it later in the real U-Boot would not work
  171. * in case that the SPL U-Boot boots Linux directly.
  172. */
  173. void spl_board_init(void)
  174. {
  175. struct mpc5xxx_gpio *gpio = (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  176. struct mpc5xxx_mmap_ctl *mm =
  177. (struct mpc5xxx_mmap_ctl *)CONFIG_SYS_MBAR;
  178. #if defined(CONFIG_A4M2K)
  179. /* enable CS3 and CS5 (FPGA) */
  180. setbits_be32(&mm->ipbi_ws_ctrl, (1 << 19) | (1 << 21));
  181. #else
  182. int digiboardversion;
  183. int failsavelevel;
  184. int fpgaversion;
  185. u32 val;
  186. get_revisions(&failsavelevel, &digiboardversion, &fpgaversion);
  187. val = in_be32(&mm->ipbi_ws_ctrl);
  188. /* first clear bits 19..21 (CS3...5) */
  189. val &= ~((1 << 19) | (1 << 20) | (1 << 21));
  190. if (failsavelevel == 2) {
  191. /* FPGA ok */
  192. val |= (1 << 19) | (1 << 21);
  193. }
  194. if (failsavelevel >= 1) {
  195. /* at least digiboard-version ok */
  196. val |= (1 << 20);
  197. }
  198. /* And write new value back to register */
  199. out_be32(&mm->ipbi_ws_ctrl, val);
  200. /* Setup pin multiplexing */
  201. if (failsavelevel == 2) {
  202. /* fpga-version ok */
  203. #if defined(CONFIG_SYS_GPS_PORT_CONFIG_2)
  204. out_be32(&gpio->port_config, CONFIG_SYS_GPS_PORT_CONFIG_2);
  205. #endif
  206. } else if (failsavelevel == 1) {
  207. /* digiboard-version ok - fpga not */
  208. #if defined(CONFIG_SYS_GPS_PORT_CONFIG_1)
  209. out_be32(&gpio->port_config, CONFIG_SYS_GPS_PORT_CONFIG_1);
  210. #endif
  211. } else {
  212. /* full failsave-mode */
  213. #if defined(CONFIG_SYS_GPS_PORT_CONFIG)
  214. out_be32(&gpio->port_config, CONFIG_SYS_GPS_PORT_CONFIG);
  215. #endif
  216. }
  217. #endif
  218. /*
  219. * Setup gpio_wkup_7 as watchdog AS INPUT to disable it - see
  220. * ticket #60
  221. *
  222. * MPC5XXX_WU_GPIO_DIR direction is already 0 (INPUT)
  223. * set bit 0(msb) to 1
  224. */
  225. setbits_be32((void *)MPC5XXX_WU_GPIO_ENABLE, CONFIG_WDOG_GPIO_PIN);
  226. #if defined(CONFIG_A4M2K)
  227. /* Setup USB[x] as MPCDiag[0..3] GPIO outputs */
  228. /* set USB0,6,7,8 (MPCDiag[0..3]) direction to output */
  229. gpio->simple_ddr |= 1 << (31 - 15);
  230. gpio->simple_ddr |= 1 << (31 - 14);
  231. gpio->simple_ddr |= 1 << (31 - 13);
  232. gpio->simple_ddr |= 1 << (31 - 12);
  233. /* enable USB0,6,7,8 (MPCDiag[0..3]) as GPIO */
  234. gpio->simple_gpioe |= 1 << (31 - 15);
  235. gpio->simple_gpioe |= 1 << (31 - 14);
  236. gpio->simple_gpioe |= 1 << (31 - 13);
  237. gpio->simple_gpioe |= 1 << (31 - 12);
  238. /* Setup PSC2[0..2] as STSLED[0..2] GPIO outputs */
  239. /* set PSC2[0..2] (STSLED[0..2]) direction to output */
  240. gpio->simple_ddr |= 1 << (31 - 27);
  241. gpio->simple_ddr |= 1 << (31 - 26);
  242. gpio->simple_ddr |= 1 << (31 - 25);
  243. /* enable PSC2[0..2] (STSLED[0..2]) as GPIO */
  244. gpio->simple_gpioe |= 1 << (31 - 27);
  245. gpio->simple_gpioe |= 1 << (31 - 26);
  246. gpio->simple_gpioe |= 1 << (31 - 25);
  247. /* Setup PSC6[2] as MRST2 self reset GPIO output */
  248. /* set PSC6[2]/IRDA_TX (MRST2) direction to output */
  249. gpio->simple_ddr |= 1 << (31 - 3);
  250. /* set PSC6[2]/IRDA_TX (MRST2) output as open drain */
  251. gpio->simple_ode |= 1 << (31 - 3);
  252. /* set PSC6[2]/IRDA_TX (MRST2) output as default high */
  253. gpio->simple_dvo |= 1 << (31 - 3);
  254. /* enable PSC6[2]/IRDA_TX (MRST2) as GPIO */
  255. gpio->simple_gpioe |= 1 << (31 - 3);
  256. /* Setup PSC6[3] as HARNSSCD harness code GPIO input */
  257. /* set PSC6[3]/IR_USB_CLK (HARNSSCD) direction to input */
  258. gpio->simple_ddr |= 0 << (31 - 2);
  259. /* enable PSC6[3]/IR_USB_CLK (HARNSSCD) as GPIO */
  260. gpio->simple_gpioe |= 1 << (31 - 2);
  261. #else
  262. /* setup GPIOs for status-leds if needed - see ticket #57 */
  263. if (failsavelevel > 0) {
  264. /* digiboard-version is OK */
  265. /* LED is LOW ACTIVE - so deactivate by set output to 1 */
  266. gpio->simple_dvo |= 1 << (31 - 12);
  267. gpio->simple_dvo |= 1 << (31 - 13);
  268. /* set GPIO direction to output */
  269. gpio->simple_ddr |= 1 << (31 - 12);
  270. gpio->simple_ddr |= 1 << (31 - 13);
  271. /* open drain config is set to "normal output" at reset */
  272. /* gpio->simple_ode &=~ ( 1 << (31-12) ); */
  273. /* gpio->simple_ode &=~ ( 1 << (31-13) ); */
  274. /* enable as GPIO */
  275. gpio->simple_gpioe |= 1 << (31 - 12);
  276. gpio->simple_gpioe |= 1 << (31 - 13);
  277. }
  278. /* setup fpga irq - see ticket #65 */
  279. if (failsavelevel > 1) {
  280. /*
  281. * The main irq initialisation is done in interrupts.c
  282. * mpc5xxx_init_irq
  283. */
  284. struct mpc5xxx_intr *intr =
  285. (struct mpc5xxx_intr *)(MPC5XXX_ICTL);
  286. setbits_be32(&intr->ctrl, 0x08C01801);
  287. /*
  288. * The MBAR+0x0524 Bit 21:23 CSe are ignored here due to the
  289. * already cleared (intr_ctrl) MBAR+0x0510 ECLR[0] bit above
  290. */
  291. }
  292. #endif
  293. }
  294. int checkboard(void)
  295. {
  296. int digiboardversion;
  297. int failsavelevel;
  298. int fpgaversion;
  299. get_revisions(&failsavelevel, &digiboardversion, &fpgaversion);
  300. #ifdef CONFIG_A4M2K
  301. puts("Board: A4M2K\n");
  302. printf(" digiboard IO version %u\n", digiboardversion);
  303. #else
  304. puts("Board: A3M071\n");
  305. printf("Rev: failsave level %u\n", failsavelevel);
  306. printf(" digiboard IO version %u\n", digiboardversion);
  307. if (failsavelevel > 0) /* only if fpga-version red */
  308. printf(" fpga IO version %u\n", fpgaversion);
  309. #endif
  310. return 0;
  311. }
  312. /* miscellaneous platform dependent initialisations */
  313. int misc_init_r(void)
  314. {
  315. /* adjust flash start and offset to detected values */
  316. gd->bd->bi_flashstart = flash_info[0].start[0];
  317. gd->bd->bi_flashoffset = 0;
  318. /* adjust mapping */
  319. out_be32((void *)MPC5XXX_BOOTCS_START,
  320. START_REG(gd->bd->bi_flashstart));
  321. out_be32((void *)MPC5XXX_CS0_START, START_REG(gd->bd->bi_flashstart));
  322. out_be32((void *)MPC5XXX_BOOTCS_STOP,
  323. STOP_REG(gd->bd->bi_flashstart, gd->bd->bi_flashsize));
  324. out_be32((void *)MPC5XXX_CS0_STOP,
  325. STOP_REG(gd->bd->bi_flashstart, gd->bd->bi_flashsize));
  326. return 0;
  327. }
  328. #ifdef CONFIG_OF_BOARD_SETUP
  329. int ft_board_setup(void *blob, bd_t *bd)
  330. {
  331. ft_cpu_setup(blob, bd);
  332. return 0;
  333. }
  334. #endif /* CONFIG_OF_BOARD_SETUP */
  335. #ifdef CONFIG_SPL_OS_BOOT
  336. /*
  337. * A3M071 specific implementation of spl_start_uboot()
  338. *
  339. * RETURN
  340. * 0 if booting into OS is selected (default)
  341. * 1 if booting into U-Boot is selected
  342. */
  343. int spl_start_uboot(void)
  344. {
  345. char s[8];
  346. env_init();
  347. getenv_f("boot_os", s, sizeof(s));
  348. if ((s != NULL) && (*s == '1' || *s == 'y' || *s == 'Y' ||
  349. *s == 't' || *s == 'T'))
  350. return 0;
  351. return 1;
  352. }
  353. #endif
  354. #if defined(CONFIG_HW_WATCHDOG)
  355. static int watchdog_toggle;
  356. void hw_watchdog_reset(void)
  357. {
  358. int val;
  359. /*
  360. * Check if watchdog is enabled via user command
  361. */
  362. if ((gd->flags & GD_FLG_RELOC) && watchdog_toggle) {
  363. /* Set direction to output */
  364. setbits_be32((void *)MPC5XXX_WU_GPIO_DIR, CONFIG_WDOG_GPIO_PIN);
  365. /*
  366. * Toggle watchdog output
  367. */
  368. val = (in_be32((void *)MPC5XXX_WU_GPIO_DATA_O) &
  369. CONFIG_WDOG_GPIO_PIN);
  370. if (val) {
  371. clrbits_be32((void *)MPC5XXX_WU_GPIO_DATA_O,
  372. CONFIG_WDOG_GPIO_PIN);
  373. } else {
  374. setbits_be32((void *)MPC5XXX_WU_GPIO_DATA_O,
  375. CONFIG_WDOG_GPIO_PIN);
  376. }
  377. }
  378. }
  379. int do_wdog_toggle(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  380. {
  381. if (argc != 2)
  382. goto usage;
  383. if (strncmp(argv[1], "on", 2) == 0)
  384. watchdog_toggle = 1;
  385. else if (strncmp(argv[1], "off", 3) == 0)
  386. watchdog_toggle = 0;
  387. else
  388. goto usage;
  389. return 0;
  390. usage:
  391. printf("Usage: wdogtoggle %s\n", cmdtp->usage);
  392. return 1;
  393. }
  394. U_BOOT_CMD(
  395. wdogtoggle, CONFIG_SYS_MAXARGS, 2, do_wdog_toggle,
  396. "toggle GPIO pin to service watchdog",
  397. "[on/off] - Switch watchdog toggling via GPIO pin on/off"
  398. );
  399. #endif