db-88f6820-gp.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156
  1. /*
  2. * Copyright (C) 2015 Stefan Roese <sr@denx.de>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <i2c.h>
  8. #include <miiphy.h>
  9. #include <netdev.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/cpu.h>
  12. #include <asm/arch/soc.h>
  13. #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
  14. #include <../serdes/a38x/high_speed_env_spec.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. #define ETH_PHY_CTRL_REG 0
  17. #define ETH_PHY_CTRL_POWER_DOWN_BIT 11
  18. #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
  19. /*
  20. * Those values and defines are taken from the Marvell U-Boot version
  21. * "u-boot-2013.01-2014_T3.0"
  22. */
  23. #define DB_GP_88F68XX_GPP_OUT_ENA_LOW \
  24. (~(BIT(1) | BIT(4) | BIT(6) | BIT(7) | BIT(8) | BIT(9) | \
  25. BIT(10) | BIT(11) | BIT(19) | BIT(22) | BIT(23) | BIT(25) | \
  26. BIT(26) | BIT(27) | BIT(29) | BIT(30) | BIT(31)))
  27. #define DB_GP_88F68XX_GPP_OUT_ENA_MID \
  28. (~(BIT(0) | BIT(1) | BIT(2) | BIT(3) | BIT(4) | BIT(15) | \
  29. BIT(16) | BIT(17) | BIT(18)))
  30. #define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0
  31. #define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x0
  32. #define DB_GP_88F68XX_GPP_POL_LOW 0x0
  33. #define DB_GP_88F68XX_GPP_POL_MID 0x0
  34. /* IO expander on Marvell GP board includes e.g. fan enabling */
  35. struct marvell_io_exp {
  36. u8 chip;
  37. u8 addr;
  38. u8 val;
  39. };
  40. static struct marvell_io_exp io_exp[] = {
  41. { 0x20, 6, 0x20 }, /* Configuration registers: Bit on --> Input bits */
  42. { 0x20, 7, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
  43. { 0x20, 2, 0x1D }, /* Output Data, register#0 */
  44. { 0x20, 3, 0x18 }, /* Output Data, register#1 */
  45. { 0x21, 6, 0xC3 }, /* Configuration registers: Bit on --> Input bits */
  46. { 0x21, 7, 0x31 }, /* Configuration registers: Bit on --> Input bits */
  47. { 0x21, 2, 0x08 }, /* Output Data, register#0 */
  48. { 0x21, 3, 0xC0 } /* Output Data, register#1 */
  49. };
  50. static struct serdes_map board_serdes_map[] = {
  51. {PEX0, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0},
  52. {SATA0, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
  53. {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
  54. {SATA3, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
  55. {SATA2, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
  56. {USB3_HOST1, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0}
  57. };
  58. int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
  59. {
  60. *serdes_map_array = board_serdes_map;
  61. *count = ARRAY_SIZE(board_serdes_map);
  62. return 0;
  63. }
  64. /*
  65. * Define the DDR layout / topology here in the board file. This will
  66. * be used by the DDR3 init code in the SPL U-Boot version to configure
  67. * the DDR3 controller.
  68. */
  69. static struct hws_topology_map board_topology_map = {
  70. 0x1, /* active interfaces */
  71. /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
  72. { { { {0x1, 0, 0, 0},
  73. {0x1, 0, 0, 0},
  74. {0x1, 0, 0, 0},
  75. {0x1, 0, 0, 0},
  76. {0x1, 0, 0, 0} },
  77. SPEED_BIN_DDR_1866L, /* speed_bin */
  78. BUS_WIDTH_8, /* memory_width */
  79. MEM_4G, /* mem_size */
  80. DDR_FREQ_800, /* frequency */
  81. 0, 0, /* cas_l cas_wl */
  82. HWS_TEMP_LOW} }, /* temperature */
  83. 5, /* Num Of Bus Per Interface*/
  84. BUS_MASK_32BIT /* Busses mask */
  85. };
  86. struct hws_topology_map *ddr3_get_topology_map(void)
  87. {
  88. /* Return the board topology as defined in the board code */
  89. return &board_topology_map;
  90. }
  91. int board_early_init_f(void)
  92. {
  93. /* Configure MPP */
  94. writel(0x11111111, MVEBU_MPP_BASE + 0x00);
  95. writel(0x11111111, MVEBU_MPP_BASE + 0x04);
  96. writel(0x11244011, MVEBU_MPP_BASE + 0x08);
  97. writel(0x22222111, MVEBU_MPP_BASE + 0x0c);
  98. writel(0x22200002, MVEBU_MPP_BASE + 0x10);
  99. writel(0x30042022, MVEBU_MPP_BASE + 0x14);
  100. writel(0x55550555, MVEBU_MPP_BASE + 0x18);
  101. writel(0x00005550, MVEBU_MPP_BASE + 0x1c);
  102. /* Set GPP Out value */
  103. writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
  104. writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
  105. /* Set GPP Polarity */
  106. writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
  107. writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
  108. /* Set GPP Out Enable */
  109. writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
  110. writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
  111. return 0;
  112. }
  113. int board_init(void)
  114. {
  115. int i;
  116. /* adress of boot parameters */
  117. gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
  118. /* Init I2C IO expanders */
  119. for (i = 0; i < ARRAY_SIZE(io_exp); i++)
  120. i2c_write(io_exp[i].chip, io_exp[i].addr, 1, &io_exp[i].val, 1);
  121. return 0;
  122. }
  123. int checkboard(void)
  124. {
  125. puts("Board: Marvell DB-88F6820-GP\n");
  126. return 0;
  127. }
  128. int board_eth_init(bd_t *bis)
  129. {
  130. cpu_eth_init(bis); /* Built in controller(s) come first */
  131. return pci_eth_init(bis);
  132. }