tlb.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * Copyright 2013-2015 Arcturus Networks, Inc
  3. * http://www.arcturusnetworks.com/products/ucp1020/
  4. * based on board/freescale/p1_p2_rdb_pc/tlb.c
  5. * original copyright follows:
  6. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  7. *
  8. * SPDX-License-Identifier: GPL-2.0+
  9. */
  10. #include <common.h>
  11. #include <asm/mmu.h>
  12. struct fsl_e_tlb_entry tlb_table[] = {
  13. /* TLB 0 - for temp stack in cache */
  14. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  15. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  16. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  19. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  20. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  23. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  24. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  25. 0, 0, BOOKE_PAGESZ_4K, 0),
  26. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  27. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  28. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  29. 0, 0, BOOKE_PAGESZ_4K, 0),
  30. /* TLB 1 */
  31. /* *I*** - Covers boot page */
  32. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  33. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I,
  34. 0, 0, BOOKE_PAGESZ_4K, 1),
  35. /* *I*G* - CCSRBAR */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  37. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  38. 0, 1, BOOKE_PAGESZ_1M, 1),
  39. #ifndef CONFIG_SPL_BUILD
  40. /* W**G* - Flash/promjet, localbus */
  41. /* This will be changed to *I*G* after relocation to RAM. */
  42. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  43. MAS3_SX | MAS3_SR, MAS2_W | MAS2_G,
  44. 0, 2, BOOKE_PAGESZ_64M, 1),
  45. #ifdef CONFIG_PCI
  46. /* *I*G* - PCI memory 1.5G */
  47. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  48. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  49. 0, 3, BOOKE_PAGESZ_1G, 1),
  50. /* *I*G* - PCI I/O effective: 192K */
  51. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  52. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  53. 0, 4, BOOKE_PAGESZ_256K, 1),
  54. #endif
  55. #ifdef CONFIG_VSC7385_ENET
  56. /* *I*G - VSC7385 Switch */
  57. SET_TLB_ENTRY(1, CONFIG_SYS_VSC7385_BASE, CONFIG_SYS_VSC7385_BASE_PHYS,
  58. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  59. 0, 5, BOOKE_PAGESZ_1M, 1),
  60. #endif
  61. #endif /* not SPL */
  62. #ifdef CONFIG_SYS_NAND_BASE
  63. /* *I*G - NAND */
  64. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  65. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  66. 0, 7, BOOKE_PAGESZ_1M, 1),
  67. #endif
  68. #if defined(CONFIG_SYS_RAMBOOT) || \
  69. (defined(CONFIG_SPL) && !defined(CONFIG_SPL_COMMON_INIT_DDR))
  70. /* *I*G - eSDHC/eSPI/NAND boot */
  71. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  72. MAS3_SX | MAS3_SW | MAS3_SR, 0,
  73. 0, 8, BOOKE_PAGESZ_1G, 1),
  74. #endif /* RAMBOOT/SPL */
  75. #ifdef CONFIG_SYS_INIT_L2_ADDR
  76. /* *I*G - L2SRAM */
  77. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  78. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_G,
  79. 0, 11, BOOKE_PAGESZ_256K, 1),
  80. #if CONFIG_SYS_L2_SIZE >= (256 << 10)
  81. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
  82. CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
  83. MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,
  84. 0, 12, BOOKE_PAGESZ_256K, 1)
  85. #endif
  86. #endif
  87. };
  88. int num_tlb_entries = ARRAY_SIZE(tlb_table);