start.S 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * (C) Copyright 2011, Stefan Kristiansson <stefan.kristiansson@saunalahti.fi>
  3. * (C) Copyright 2011, Julius Baxter <julius@opencores.org>
  4. * (C) Copyright 2014, Franck Jullien <franck.jullien@gmail.com>
  5. *
  6. * SPDX-License-Identifier: GPL-2.0+
  7. */
  8. #include <config.h>
  9. #include <asm-offsets.h>
  10. #include <asm/spr-defs.h>
  11. #define EXCEPTION_STACK_SIZE (128+128)
  12. #define HANDLE_EXCEPTION \
  13. l.addi r1, r1, -EXCEPTION_STACK_SIZE ;\
  14. l.sw 0x00(r1), r2 ;\
  15. l.sw 0x1c(r1), r9 ;\
  16. l.movhi r2,hi(_exception_handler) ;\
  17. l.ori r2,r2,lo(_exception_handler) ;\
  18. l.jalr r2 ;\
  19. l.nop ;\
  20. l.lwz r9, 0x1c(r1) ;\
  21. l.addi r1, r1, EXCEPTION_STACK_SIZE ;\
  22. l.rfe ;\
  23. l.nop
  24. .section .vectors, "ax"
  25. .global __reset
  26. /* reset */
  27. .org 0x100
  28. __reset:
  29. /* there is no guarantee r0 is hardwired to zero, clear it here */
  30. l.andi r0, r0, 0
  31. /* reset stack and frame pointers */
  32. l.andi r1, r0, 0
  33. l.andi r2, r0, 0
  34. /* set supervisor mode */
  35. l.ori r3,r0,SPR_SR_SM
  36. l.mtspr r0,r3,SPR_SR
  37. l.jal _cur
  38. l.nop
  39. _cur:
  40. l.ori r8, r9, 0 /* Get _cur current address */
  41. l.movhi r3, hi(_cur)
  42. l.ori r3, r3, lo(_cur)
  43. l.sfeq r8, r3 /* If we are running at the linked address */
  44. l.bf _no_vector_reloc /* there is not need for relocation */
  45. l.sub r8, r8, r3
  46. l.mfspr r4, r0, SPR_CPUCFGR
  47. l.andi r4, r4, SPR_CPUCFGR_EVBARP /* Exception Vector Base Address Register present ? */
  48. l.sfnei r4,0
  49. l.bnf _reloc_vectors
  50. l.movhi r5, 0 /* Destination */
  51. l.mfspr r4, r0, SPR_EVBAR
  52. l.add r5, r5, r4
  53. _reloc_vectors:
  54. /* Relocate vectors*/
  55. l.movhi r5, 0 /* Destination */
  56. l.movhi r6, hi(__start) /* Length */
  57. l.ori r6, r6, lo(__start)
  58. l.ori r3, r8, 0
  59. .L_relocvectors:
  60. l.lwz r7, 0(r3)
  61. l.sw 0(r5), r7
  62. l.addi r5, r5, 4
  63. l.sfeq r5, r6
  64. l.bnf .L_relocvectors
  65. l.addi r3, r3, 4
  66. _no_vector_reloc:
  67. /* Relocate u-boot */
  68. l.movhi r3,hi(__start) /* source start offset */
  69. l.ori r3,r3,lo(__start)
  70. l.add r3,r8,r3
  71. l.movhi r4,hi(_stext) /* dest start address */
  72. l.ori r4,r4,lo(_stext)
  73. l.movhi r5,hi(__end) /* dest end address */
  74. l.ori r5,r5,lo(__end)
  75. .L_reloc:
  76. l.lwz r6,0(r3)
  77. l.sw 0(r4),r6
  78. l.addi r3,r3,4
  79. l.sfltu r4,r5
  80. l.bf .L_reloc
  81. l.addi r4,r4,4 /* delay slot */
  82. l.movhi r4,hi(_start)
  83. l.ori r4,r4,lo(_start)
  84. l.jr r4
  85. l.nop
  86. /* bus error */
  87. .org 0x200
  88. HANDLE_EXCEPTION
  89. /* data page fault */
  90. .org 0x300
  91. HANDLE_EXCEPTION
  92. /* instruction page fault */
  93. .org 0x400
  94. HANDLE_EXCEPTION
  95. /* tick timer */
  96. .org 0x500
  97. HANDLE_EXCEPTION
  98. /* alignment */
  99. .org 0x600
  100. HANDLE_EXCEPTION
  101. /* illegal instruction */
  102. .org 0x700
  103. HANDLE_EXCEPTION
  104. /* external interrupt */
  105. .org 0x800
  106. HANDLE_EXCEPTION
  107. /* D-TLB miss */
  108. .org 0x900
  109. HANDLE_EXCEPTION
  110. /* I-TLB miss */
  111. .org 0xa00
  112. HANDLE_EXCEPTION
  113. /* range */
  114. .org 0xb00
  115. HANDLE_EXCEPTION
  116. /* system call */
  117. .org 0xc00
  118. HANDLE_EXCEPTION
  119. /* floating point */
  120. .org 0xd00
  121. HANDLE_EXCEPTION
  122. /* trap */
  123. .org 0xe00
  124. HANDLE_EXCEPTION
  125. /* reserved */
  126. .org 0xf00
  127. HANDLE_EXCEPTION
  128. /* reserved */
  129. .org 0x1100
  130. HANDLE_EXCEPTION
  131. /* reserved */
  132. .org 0x1200
  133. HANDLE_EXCEPTION
  134. /* reserved */
  135. .org 0x1300
  136. HANDLE_EXCEPTION
  137. /* reserved */
  138. .org 0x1400
  139. HANDLE_EXCEPTION
  140. /* reserved */
  141. .org 0x1500
  142. HANDLE_EXCEPTION
  143. /* reserved */
  144. .org 0x1600
  145. HANDLE_EXCEPTION
  146. /* reserved */
  147. .org 0x1700
  148. HANDLE_EXCEPTION
  149. /* reserved */
  150. .org 0x1800
  151. HANDLE_EXCEPTION
  152. /* reserved */
  153. .org 0x1900
  154. HANDLE_EXCEPTION
  155. /* reserved */
  156. .org 0x1a00
  157. HANDLE_EXCEPTION
  158. /* reserved */
  159. .org 0x1b00
  160. HANDLE_EXCEPTION
  161. /* reserved */
  162. .org 0x1c00
  163. HANDLE_EXCEPTION
  164. /* reserved */
  165. .org 0x1d00
  166. HANDLE_EXCEPTION
  167. /* reserved */
  168. .org 0x1e00
  169. HANDLE_EXCEPTION
  170. /* reserved */
  171. .org 0x1f00
  172. HANDLE_EXCEPTION
  173. /* Startup routine */
  174. .text
  175. .global _start
  176. _start:
  177. /* Init stack and frame pointers */
  178. l.movhi r1, hi(CONFIG_SYS_INIT_SP_ADDR)
  179. l.ori r1, r1, lo(CONFIG_SYS_INIT_SP_ADDR)
  180. l.or r2, r0, r1
  181. /* clear BSS segments */
  182. l.movhi r4, hi(_bss_start)
  183. l.ori r4, r4, lo(_bss_start)
  184. l.movhi r5, hi(_bss_end)
  185. l.ori r5, r5, lo(_bss_end)
  186. .L_clear_bss:
  187. l.sw 0(r4), r0
  188. l.sfltu r4,r5
  189. l.bf .L_clear_bss
  190. l.addi r4,r4,4
  191. /* Reset registers before jumping to board_init */
  192. l.andi r3, r0, 0
  193. l.andi r4, r0, 0
  194. l.andi r5, r0, 0
  195. l.andi r6, r0, 0
  196. l.andi r7, r0, 0
  197. l.andi r8, r0, 0
  198. l.andi r9, r0, 0
  199. l.andi r10, r0, 0
  200. l.andi r11, r0, 0
  201. l.andi r12, r0, 0
  202. l.andi r13, r0, 0
  203. l.andi r14, r0, 0
  204. l.andi r15, r0, 0
  205. l.andi r17, r0, 0
  206. l.andi r18, r0, 0
  207. l.andi r19, r0, 0
  208. l.andi r20, r0, 0
  209. l.andi r21, r0, 0
  210. l.andi r22, r0, 0
  211. l.andi r23, r0, 0
  212. l.andi r24, r0, 0
  213. l.andi r25, r0, 0
  214. l.andi r26, r0, 0
  215. l.andi r27, r0, 0
  216. l.andi r28, r0, 0
  217. l.andi r29, r0, 0
  218. l.andi r30, r0, 0
  219. l.andi r31, r0, 0
  220. l.j board_init
  221. l.nop
  222. .size _start, .-_start
  223. /*
  224. * Store state onto stack and call the real exception handler
  225. */
  226. .section .text
  227. .extern exception_handler
  228. .type _exception_handler,@function
  229. _exception_handler:
  230. /* Store state (r2 and r9 already saved)*/
  231. l.sw 0x04(r1), r3
  232. l.sw 0x08(r1), r4
  233. l.sw 0x0c(r1), r5
  234. l.sw 0x10(r1), r6
  235. l.sw 0x14(r1), r7
  236. l.sw 0x18(r1), r8
  237. l.sw 0x20(r1), r10
  238. l.sw 0x24(r1), r11
  239. l.sw 0x28(r1), r12
  240. l.sw 0x2c(r1), r13
  241. l.sw 0x30(r1), r14
  242. l.sw 0x34(r1), r15
  243. l.sw 0x38(r1), r16
  244. l.sw 0x3c(r1), r17
  245. l.sw 0x40(r1), r18
  246. l.sw 0x44(r1), r19
  247. l.sw 0x48(r1), r20
  248. l.sw 0x4c(r1), r21
  249. l.sw 0x50(r1), r22
  250. l.sw 0x54(r1), r23
  251. l.sw 0x58(r1), r24
  252. l.sw 0x5c(r1), r25
  253. l.sw 0x60(r1), r26
  254. l.sw 0x64(r1), r27
  255. l.sw 0x68(r1), r28
  256. l.sw 0x6c(r1), r29
  257. l.sw 0x70(r1), r30
  258. l.sw 0x74(r1), r31
  259. /* Save return address */
  260. l.or r14, r0, r9
  261. /* Call exception handler with the link address as argument */
  262. l.jal exception_handler
  263. l.or r3, r0, r14
  264. /* Load return address */
  265. l.or r9, r0, r14
  266. /* Restore state */
  267. l.lwz r2, 0x00(r1)
  268. l.lwz r3, 0x04(r1)
  269. l.lwz r4, 0x08(r1)
  270. l.lwz r5, 0x0c(r1)
  271. l.lwz r6, 0x10(r1)
  272. l.lwz r7, 0x14(r1)
  273. l.lwz r8, 0x18(r1)
  274. l.lwz r10, 0x20(r1)
  275. l.lwz r11, 0x24(r1)
  276. l.lwz r12, 0x28(r1)
  277. l.lwz r13, 0x2c(r1)
  278. l.lwz r14, 0x30(r1)
  279. l.lwz r15, 0x34(r1)
  280. l.lwz r16, 0x38(r1)
  281. l.lwz r17, 0x3c(r1)
  282. l.lwz r18, 0x40(r1)
  283. l.lwz r19, 0x44(r1)
  284. l.lwz r20, 0x48(r1)
  285. l.lwz r21, 0x4c(r1)
  286. l.lwz r22, 0x50(r1)
  287. l.lwz r23, 0x54(r1)
  288. l.lwz r24, 0x58(r1)
  289. l.lwz r25, 0x5c(r1)
  290. l.lwz r26, 0x60(r1)
  291. l.lwz r27, 0x64(r1)
  292. l.lwz r28, 0x68(r1)
  293. l.lwz r29, 0x6c(r1)
  294. l.lwz r30, 0x70(r1)
  295. l.lwz r31, 0x74(r1)
  296. l.jr r9
  297. l.nop