reset.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  3. *
  4. * SPDX-License-Identifier: GPL-2.0+
  5. */
  6. #include <common.h>
  7. #include <linux/errno.h>
  8. #include <asm/io.h>
  9. #include <asm/addrspace.h>
  10. #include <asm/types.h>
  11. #include <mach/ath79.h>
  12. #include <mach/ar71xx_regs.h>
  13. void _machine_restart(void)
  14. {
  15. void __iomem *base;
  16. u32 reg = 0;
  17. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  18. MAP_NOCACHE);
  19. if (soc_is_ar71xx())
  20. reg = AR71XX_RESET_REG_RESET_MODULE;
  21. else if (soc_is_ar724x())
  22. reg = AR724X_RESET_REG_RESET_MODULE;
  23. else if (soc_is_ar913x())
  24. reg = AR913X_RESET_REG_RESET_MODULE;
  25. else if (soc_is_ar933x())
  26. reg = AR933X_RESET_REG_RESET_MODULE;
  27. else if (soc_is_ar934x())
  28. reg = AR934X_RESET_REG_RESET_MODULE;
  29. else if (soc_is_qca953x())
  30. reg = QCA953X_RESET_REG_RESET_MODULE;
  31. else if (soc_is_qca955x())
  32. reg = QCA955X_RESET_REG_RESET_MODULE;
  33. else if (soc_is_qca956x())
  34. reg = QCA956X_RESET_REG_RESET_MODULE;
  35. else
  36. puts("Reset register not defined for this SOC\n");
  37. if (reg)
  38. setbits_be32(base + reg, AR71XX_RESET_FULL_CHIP);
  39. while (1)
  40. /* NOP */;
  41. }
  42. u32 ath79_get_bootstrap(void)
  43. {
  44. void __iomem *base;
  45. u32 reg = 0;
  46. base = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  47. MAP_NOCACHE);
  48. if (soc_is_ar933x())
  49. reg = AR933X_RESET_REG_BOOTSTRAP;
  50. else if (soc_is_ar934x())
  51. reg = AR934X_RESET_REG_BOOTSTRAP;
  52. else if (soc_is_qca953x())
  53. reg = QCA953X_RESET_REG_BOOTSTRAP;
  54. else if (soc_is_qca955x())
  55. reg = QCA955X_RESET_REG_BOOTSTRAP;
  56. else if (soc_is_qca956x())
  57. reg = QCA956X_RESET_REG_BOOTSTRAP;
  58. else
  59. puts("Bootstrap register not defined for this SOC\n");
  60. if (reg)
  61. return readl(base + reg);
  62. return 0;
  63. }
  64. static int eth_init_ar933x(void)
  65. {
  66. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  67. MAP_NOCACHE);
  68. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  69. MAP_NOCACHE);
  70. void __iomem *gregs = map_physmem(AR933X_GMAC_BASE, AR933X_GMAC_SIZE,
  71. MAP_NOCACHE);
  72. const u32 mask = AR933X_RESET_GE0_MAC | AR933X_RESET_GE0_MDIO |
  73. AR933X_RESET_GE1_MAC | AR933X_RESET_GE1_MDIO |
  74. AR933X_RESET_ETH_SWITCH |
  75. AR933X_RESET_ETH_SWITCH_ANALOG;
  76. /* Clear MDIO slave EN bit. */
  77. clrbits_be32(rregs + AR933X_RESET_REG_BOOTSTRAP, BIT(17));
  78. mdelay(10);
  79. /* Get Atheros S26 PHY out of reset. */
  80. clrsetbits_be32(pregs + AR933X_PLL_SWITCH_CLOCK_CONTROL_REG,
  81. 0x1f, 0x10);
  82. mdelay(10);
  83. setbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
  84. mdelay(10);
  85. clrbits_be32(rregs + AR933X_RESET_REG_RESET_MODULE, mask);
  86. mdelay(10);
  87. /* Configure AR93xx GMAC register. */
  88. clrsetbits_be32(gregs + AR933X_GMAC_REG_ETH_CFG,
  89. AR933X_ETH_CFG_MII_GE0_MASTER |
  90. AR933X_ETH_CFG_MII_GE0_SLAVE,
  91. AR933X_ETH_CFG_MII_GE0_SLAVE);
  92. return 0;
  93. }
  94. static int eth_init_ar934x(void)
  95. {
  96. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  97. MAP_NOCACHE);
  98. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  99. MAP_NOCACHE);
  100. void __iomem *gregs = map_physmem(AR934X_GMAC_BASE, AR934X_GMAC_SIZE,
  101. MAP_NOCACHE);
  102. const u32 mask = AR934X_RESET_GE0_MAC | AR934X_RESET_GE0_MDIO |
  103. AR934X_RESET_GE1_MAC | AR934X_RESET_GE1_MDIO |
  104. AR934X_RESET_ETH_SWITCH_ANALOG;
  105. u32 reg;
  106. reg = readl(rregs + AR934X_RESET_REG_BOOTSTRAP);
  107. if (reg & AR934X_BOOTSTRAP_REF_CLK_40)
  108. writel(0x570, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
  109. else
  110. writel(0x271, pregs + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
  111. writel(BIT(26) | BIT(25), pregs + AR934X_PLL_ETH_XMII_CONTROL_REG);
  112. setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  113. mdelay(1);
  114. clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  115. mdelay(1);
  116. /* Configure AR934x GMAC register. */
  117. writel(AR934X_ETH_CFG_RGMII_GMAC0, gregs + AR934X_GMAC_REG_ETH_CFG);
  118. return 0;
  119. }
  120. static int eth_init_qca953x(void)
  121. {
  122. void __iomem *rregs = map_physmem(AR71XX_RESET_BASE, AR71XX_RESET_SIZE,
  123. MAP_NOCACHE);
  124. const u32 mask = QCA953X_RESET_GE0_MAC | QCA953X_RESET_GE0_MDIO |
  125. QCA953X_RESET_GE1_MAC | QCA953X_RESET_GE1_MDIO |
  126. QCA953X_RESET_ETH_SWITCH_ANALOG |
  127. QCA953X_RESET_ETH_SWITCH;
  128. setbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  129. mdelay(1);
  130. clrbits_be32(rregs + AR934X_RESET_REG_RESET_MODULE, mask);
  131. mdelay(1);
  132. return 0;
  133. }
  134. int ath79_eth_reset(void)
  135. {
  136. /*
  137. * Un-reset ethernet. DM still doesn't have any notion of reset
  138. * framework, so we do it by hand here.
  139. */
  140. if (soc_is_ar933x())
  141. return eth_init_ar933x();
  142. if (soc_is_ar934x())
  143. return eth_init_ar934x();
  144. if (soc_is_qca953x())
  145. return eth_init_qca953x();
  146. return -EINVAL;
  147. }
  148. static int usb_reset_ar933x(void __iomem *reset_regs)
  149. {
  150. /* Ungate the USB block */
  151. setbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  152. AR933X_RESET_USBSUS_OVERRIDE);
  153. mdelay(1);
  154. clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  155. AR933X_RESET_USB_HOST);
  156. mdelay(1);
  157. clrbits_be32(reset_regs + AR933X_RESET_REG_RESET_MODULE,
  158. AR933X_RESET_USB_PHY);
  159. mdelay(1);
  160. return 0;
  161. }
  162. static int usb_reset_ar934x(void __iomem *reset_regs)
  163. {
  164. /* Ungate the USB block */
  165. setbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  166. AR934X_RESET_USBSUS_OVERRIDE);
  167. mdelay(1);
  168. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  169. AR934X_RESET_USB_PHY);
  170. mdelay(1);
  171. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  172. AR934X_RESET_USB_PHY_ANALOG);
  173. mdelay(1);
  174. clrbits_be32(reset_regs + AR934X_RESET_REG_RESET_MODULE,
  175. AR934X_RESET_USB_HOST);
  176. mdelay(1);
  177. return 0;
  178. }
  179. static int usb_reset_qca953x(void __iomem *reset_regs)
  180. {
  181. void __iomem *pregs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  182. MAP_NOCACHE);
  183. clrsetbits_be32(pregs + QCA953X_PLL_SWITCH_CLOCK_CONTROL_REG,
  184. 0xf00, 0x200);
  185. mdelay(10);
  186. /* Ungate the USB block */
  187. setbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  188. QCA953X_RESET_USBSUS_OVERRIDE);
  189. mdelay(1);
  190. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  191. QCA953X_RESET_USB_PHY);
  192. mdelay(1);
  193. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  194. QCA953X_RESET_USB_PHY_ANALOG);
  195. mdelay(1);
  196. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  197. QCA953X_RESET_USB_HOST);
  198. mdelay(1);
  199. clrbits_be32(reset_regs + QCA953X_RESET_REG_RESET_MODULE,
  200. QCA953X_RESET_USB_PHY_PLL_PWD_EXT);
  201. mdelay(1);
  202. return 0;
  203. }
  204. int ath79_usb_reset(void)
  205. {
  206. void __iomem *usbc_regs = map_physmem(AR71XX_USB_CTRL_BASE,
  207. AR71XX_USB_CTRL_SIZE,
  208. MAP_NOCACHE);
  209. void __iomem *reset_regs = map_physmem(AR71XX_RESET_BASE,
  210. AR71XX_RESET_SIZE,
  211. MAP_NOCACHE);
  212. /*
  213. * Turn on the Buff and Desc swap bits.
  214. * NOTE: This write into an undocumented register in mandatory to
  215. * get the USB controller operational in BigEndian mode.
  216. */
  217. writel(0xf0000, usbc_regs + AR71XX_USB_CTRL_REG_CONFIG);
  218. if (soc_is_ar933x())
  219. return usb_reset_ar933x(reset_regs);
  220. if (soc_is_ar934x())
  221. return usb_reset_ar934x(reset_regs);
  222. if (soc_is_qca953x())
  223. return usb_reset_qca953x(reset_regs);
  224. return -EINVAL;
  225. }